// SPDX-License-Identifier: GPL-2.0 /* * Copyright (c) 2021 MediaTek Inc. * Author: Owen Chen */ #include #include #include #include #include #include #include #include #include #include "clk-mtk.h" #include "clk-mux.h" #include "clk-gate.h" #include /* bringup config */ #define MT_CCF_BRINGUP 1 #define MT_CCF_PLL_DISABLE 0 #define MT_CCF_MUX_DISABLE 0 /* Regular Number Definition */ #define INV_OFS -1 #define INV_BIT -1 /* TOPCK MUX SEL REG */ #define CLK_CFG_UPDATE 0x0004 #define CLK_CFG_UPDATE1 0x0008 #define CLK_CFG_UPDATE2 0x000c #define CLK_CFG_0 0x0010 #define CLK_CFG_0_SET 0x0014 #define CLK_CFG_0_CLR 0x0018 #define CLK_CFG_1 0x0020 #define CLK_CFG_1_SET 0x0024 #define CLK_CFG_1_CLR 0x0028 #define CLK_CFG_2 0x0030 #define CLK_CFG_2_SET 0x0034 #define CLK_CFG_2_CLR 0x0038 #define CLK_CFG_3 0x0040 #define CLK_CFG_3_SET 0x0044 #define CLK_CFG_3_CLR 0x0048 #define CLK_CFG_4 0x0050 #define CLK_CFG_4_SET 0x0054 #define CLK_CFG_4_CLR 0x0058 #define CLK_CFG_5 0x0060 #define CLK_CFG_5_SET 0x0064 #define CLK_CFG_5_CLR 0x0068 #define CLK_CFG_6 0x0070 #define CLK_CFG_6_SET 0x0074 #define CLK_CFG_6_CLR 0x0078 #define CLK_CFG_7 0x0080 #define CLK_CFG_7_SET 0x0084 #define CLK_CFG_7_CLR 0x0088 #define CLK_CFG_8 0x0090 #define CLK_CFG_8_SET 0x0094 #define CLK_CFG_8_CLR 0x0098 #define CLK_CFG_9 0x00A0 #define CLK_CFG_9_SET 0x00A4 #define CLK_CFG_9_CLR 0x00A8 #define CLK_CFG_10 0x00B0 #define CLK_CFG_10_SET 0x00B4 #define CLK_CFG_10_CLR 0x00B8 #define CLK_CFG_11 0x00C0 #define CLK_CFG_11_SET 0x00C4 #define CLK_CFG_11_CLR 0x00C8 #define CLK_CFG_12 0x00D0 #define CLK_CFG_12_SET 0x00D4 #define CLK_CFG_12_CLR 0x00D8 #define CLK_CFG_13 0x00E0 #define CLK_CFG_13_SET 0x00E4 #define CLK_CFG_13_CLR 0x00E8 #define CLK_CFG_14 0x00F0 #define CLK_CFG_14_SET 0x00F4 #define CLK_CFG_14_CLR 0x00F8 #define CLK_CFG_15 0x0100 #define CLK_CFG_15_SET 0x0104 #define CLK_CFG_15_CLR 0x0108 #define CLK_CFG_16 0x0110 #define CLK_CFG_16_SET 0x0114 #define CLK_CFG_16_CLR 0x0118 #define CLK_AUDDIV_0 0x0320 #define CLK_AUDDIV_2 0x0328 #define CLK_AUDDIV_3 0x0334 /* TOPCK MUX SHIFT */ #define TOP_MUX_AXI_SHIFT 0 #define TOP_MUX_SPM_SHIFT 1 #define TOP_MUX_SCP_SHIFT 2 #define TOP_MUX_BUS_AXIMEM_SHIFT 3 #define TOP_MUX_DISP_SHIFT 4 #define TOP_MUX_MDP_SHIFT 5 #define TOP_MUX_IMG1_SHIFT 6 #define TOP_MUX_IMG2_SHIFT 7 #define TOP_MUX_IPE_SHIFT 8 #define TOP_MUX_DPE_SHIFT 9 #define TOP_MUX_CAM_SHIFT 10 #define TOP_MUX_CCU_SHIFT 11 #define TOP_MUX_DSP_SHIFT 12 #define TOP_MUX_DSP1_SHIFT 13 #define TOP_MUX_DSP2_SHIFT 14 #define TOP_MUX_DSP3_SHIFT 15 #define TOP_MUX_DSP4_SHIFT 16 #define TOP_MUX_DSP5_SHIFT 17 #define TOP_MUX_DSP6_SHIFT 18 #define TOP_MUX_DSP7_SHIFT 19 #define TOP_MUX_IPU_IF_SHIFT 20 #define TOP_MUX_MFG_SHIFT 21 #define TOP_MUX_CAMTG_SHIFT 22 #define TOP_MUX_CAMTG2_SHIFT 23 #define TOP_MUX_CAMTG3_SHIFT 24 #define TOP_MUX_CAMTG4_SHIFT 25 #define TOP_MUX_UART_SHIFT 26 #define TOP_MUX_SPI_SHIFT 27 #define TOP_MUX_MSDC50_0_HCLK_SHIFT 28 #define TOP_MUX_MSDC50_0_SHIFT 29 #define TOP_MUX_MSDC30_1_SHIFT 30 #define TOP_MUX_AUDIO_SHIFT 0 #define TOP_MUX_AUD_INTBUS_SHIFT 1 #define TOP_MUX_PWRAP_ULPOSC_SHIFT 2 #define TOP_MUX_ATB_SHIFT 3 #define TOP_MUX_SSPM_SHIFT 4 #define TOP_MUX_DP_SHIFT 5 #define TOP_MUX_SCAM_SHIFT 6 #define TOP_MUX_DISP_PWM_SHIFT 7 #define TOP_MUX_USB_TOP_SHIFT 8 #define TOP_MUX_SSUSB_XHCI_SHIFT 9 #define TOP_MUX_I2C_SHIFT 10 #define TOP_MUX_SENINF_SHIFT 11 #define TOP_MUX_SENINF1_SHIFT 12 #define TOP_MUX_SENINF2_SHIFT 13 #define TOP_MUX_SENINF3_SHIFT 14 #define TOP_MUX_DXCC_SHIFT 15 #define TOP_MUX_AUD_ENGEN1_SHIFT 16 #define TOP_MUX_AUD_ENGEN2_SHIFT 17 #define TOP_MUX_AES_UFSFDE_SHIFT 18 #define TOP_MUX_UFS_SHIFT 19 #define TOP_MUX_AUD_1_SHIFT 20 #define TOP_MUX_AUD_2_SHIFT 21 #define TOP_MUX_ADSP_SHIFT 22 #define TOP_MUX_DPMAIF_MAIN_SHIFT 23 #define TOP_MUX_VENC_SHIFT 24 #define TOP_MUX_VDEC_SHIFT 25 #define TOP_MUX_VDEC_LAT_SHIFT 26 #define TOP_MUX_CAMTM_SHIFT 27 #define TOP_MUX_PWM_SHIFT 28 #define TOP_MUX_AUDIO_H_SHIFT 29 #define TOP_MUX_CAMTG5_SHIFT 30 #define TOP_MUX_CAMTG6_SHIFT 0 #define TOP_MUX_MCUPM_SHIFT 1 #define TOP_MUX_SPMI_MST_SHIFT 2 #define TOP_MUX_DVFSRC_SHIFT 3 /* TOPCK DIVIDER REG */ #define CLK_AUDDIV_0 0x0320 #define CLK_AUDDIV_1 0x0324 #define CLK_AUDDIV_2 0x0328 #define CLK_AUDDIV_3 0x0334 #define CLK_AUDDIV_4 0x0338 /* APMIXED PLL REG */ #define AP_PLL_CON3 0x00C #define APLL1_TUNER_CON0 0x040 #define APLL2_TUNER_CON0 0x044 #define ARMPLL_LL_CON0 0x208 #define ARMPLL_LL_CON1 0x20C #define ARMPLL_LL_CON2 0x210 #define ARMPLL_LL_CON3 0x214 #define ARMPLL_BL0_CON0 0x218 #define ARMPLL_BL0_CON1 0x21C #define ARMPLL_BL0_CON2 0x220 #define ARMPLL_BL0_CON3 0x224 #define ARMPLL_BL1_CON0 0x228 #define ARMPLL_BL1_CON1 0x22C #define ARMPLL_BL1_CON2 0x230 #define ARMPLL_BL1_CON3 0x234 #define ARMPLL_BL2_CON0 0x238 #define ARMPLL_BL2_CON1 0x23C #define ARMPLL_BL2_CON2 0x240 #define ARMPLL_BL2_CON3 0x244 #define ARMPLL_BL3_CON0 0x248 #define ARMPLL_BL3_CON1 0x24C #define ARMPLL_BL3_CON2 0x250 #define ARMPLL_BL3_CON3 0x254 #define CCIPLL_CON0 0x258 #define CCIPLL_CON1 0x25C #define CCIPLL_CON2 0x260 #define CCIPLL_CON3 0x264 #define MAINPLL_CON0 0x340 #define MAINPLL_CON1 0x344 #define MAINPLL_CON2 0x348 #define MAINPLL_CON3 0x34C #define UNIVPLL_CON0 0x308 #define UNIVPLL_CON1 0x30C #define UNIVPLL_CON2 0x310 #define UNIVPLL_CON3 0x314 #define MSDCPLL_CON0 0x350 #define MSDCPLL_CON1 0x354 #define MSDCPLL_CON2 0x358 #define MSDCPLL_CON3 0x35C #define MMPLL_CON0 0x360 #define MMPLL_CON1 0x364 #define MMPLL_CON2 0x368 #define MMPLL_CON3 0x36C #define ADSPPLL_CON0 0x370 #define ADSPPLL_CON1 0x374 #define ADSPPLL_CON2 0x378 #define ADSPPLL_CON3 0x37C #define MFGPLL_CON0 0x268 #define MFGPLL_CON1 0x26C #define MFGPLL_CON2 0x270 #define MFGPLL_CON3 0x274 #define TVDPLL_CON0 0x380 #define TVDPLL_CON1 0x384 #define TVDPLL_CON2 0x388 #define TVDPLL_CON3 0x38C #define APLL1_CON0 0x318 #define APLL1_CON1 0x31C #define APLL1_CON2 0x320 #define APLL1_CON3 0x324 #define APLL1_CON4 0x328 #define APLL2_CON0 0x32C #define APLL2_CON1 0x330 #define APLL2_CON2 0x334 #define APLL2_CON3 0x338 #define APLL2_CON4 0x33C #define MPLL_CON0 0x390 #define MPLL_CON1 0x394 #define MPLL_CON2 0x398 #define MPLL_CON3 0x39C #define APUPLL_CON0 0x3A0 #define APUPLL_CON1 0x3A4 #define APUPLL_CON2 0x3A8 #define APUPLL_CON3 0x3AC enum subsys_id { APMIXEDSYS = 0, PLL_SYS_NUM = 1, }; static DEFINE_SPINLOCK(mt6893_clk_lock); static const struct mtk_pll_data *plls_data[PLL_SYS_NUM]; static void __iomem *plls_base[PLL_SYS_NUM]; static const struct mtk_fixed_factor top_divs[] = { FACTOR(CLK_TOP_ARMPLL_BL0_CK_VRPOC, "armpll_bl0_vrpoc", "armpll_bl0", 1, 1), FACTOR(CLK_TOP_ARMPLL_BL1_CK_VRPOC, "armpll_bl1_vrpoc", "armpll_bl1", 1, 1), FACTOR(CLK_TOP_ARMPLL_BL2_CK_VRPOC, "armpll_bl2_vrpoc", "armpll_bl2", 1, 1), FACTOR(CLK_TOP_ARMPLL_BL3_CK_VRPOC, "armpll_bl3_vrpoc", "armpll_bl3", 1, 1), FACTOR(CLK_TOP_ARMPLL_LL_CK_VRPOC, "armpll_ll_vrpoc", "armpll_ll", 1, 1), FACTOR(CLK_TOP_CCIPLL_CK_VRPOC_CCI, "ccipll_vrpoc_cci", "ccipll", 1, 1), FACTOR(CLK_TOP_MFGPLL, "mfgpll_ck", "mfgpll", 1, 1), FACTOR(CLK_TOP_MAINPLL, "mainpll_ck", "mainpll", 1, 1), FACTOR(CLK_TOP_MAINPLL_D3, "mainpll_d3", "mainpll", 1, 3), FACTOR(CLK_TOP_MAINPLL_D4, "mainpll_d4", "mainpll", 1, 4), FACTOR(CLK_TOP_MAINPLL_D4_D2, "mainpll_d4_d2", "mainpll", 1, 8), FACTOR(CLK_TOP_MAINPLL_D4_D4, "mainpll_d4_d4", "mainpll", 1, 16), FACTOR(CLK_TOP_MAINPLL_D4_D8, "mainpll_d4_d8", "mainpll", 1, 32), FACTOR(CLK_TOP_MAINPLL_D4_D16, "mainpll_d4_d16", "mainpll", 1, 64), FACTOR(CLK_TOP_MAINPLL_D5, "mainpll_d5", "mainpll", 1, 5), FACTOR(CLK_TOP_MAINPLL_D5_D2, "mainpll_d5_d2", "mainpll", 1, 10), FACTOR(CLK_TOP_MAINPLL_D5_D4, "mainpll_d5_d4", "mainpll", 1, 20), FACTOR(CLK_TOP_MAINPLL_D5_D8, "mainpll_d5_d8", "mainpll", 1, 40), FACTOR(CLK_TOP_MAINPLL_D6, "mainpll_d6", "mainpll", 1, 6), FACTOR(CLK_TOP_MAINPLL_D6_D2, "mainpll_d6_d2", "mainpll", 1, 12), FACTOR(CLK_TOP_MAINPLL_D6_D4, "mainpll_d6_d4", "mainpll", 1, 24), FACTOR(CLK_TOP_MAINPLL_D6_D8, "mainpll_d6_d8", "mainpll", 1, 48), FACTOR(CLK_TOP_MAINPLL_D7, "mainpll_d7", "mainpll", 1, 7), FACTOR(CLK_TOP_MAINPLL_D7_D2, "mainpll_d7_d2", "mainpll", 1, 14), FACTOR(CLK_TOP_MAINPLL_D7_D4, "mainpll_d7_d4", "mainpll", 1, 28), FACTOR(CLK_TOP_MAINPLL_D7_D8, "mainpll_d7_d8", "mainpll", 1, 56), FACTOR(CLK_TOP_MAINPLL_D9, "mainpll_d9", "mainpll", 1, 9), FACTOR(CLK_TOP_UNIVPLL, "univpll_ck", "univpll", 1, 1), FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2), FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3), FACTOR(CLK_TOP_UNIVPLL_D4, "univpll_d4", "univpll", 1, 4), FACTOR(CLK_TOP_UNIVPLL_D4_D2, "univpll_d4_d2", "univpll", 1, 8), FACTOR(CLK_TOP_UNIVPLL_D4_D4, "univpll_d4_d4", "univpll", 1, 16), FACTOR(CLK_TOP_UNIVPLL_D4_D8, "univpll_d4_d8", "univpll", 1, 32), FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5), FACTOR(CLK_TOP_UNIVPLL_D5_D2, "univpll_d5_d2", "univpll", 1, 10), FACTOR(CLK_TOP_UNIVPLL_D5_D4, "univpll_d5_d4", "univpll", 1, 20), FACTOR(CLK_TOP_UNIVPLL_D5_D8, "univpll_d5_d8", "univpll", 1, 40), FACTOR(CLK_TOP_UNIVPLL_D5_D16, "univpll_d5_d16", "univpll", 1, 80), FACTOR(CLK_TOP_UNIVPLL_D6, "univpll_d6", "univpll", 1, 6), FACTOR(CLK_TOP_UNIVPLL_D6_D2, "univpll_d6_d2", "univpll", 1, 12), FACTOR(CLK_TOP_UNIVPLL_D6_D4, "univpll_d6_d4", "univpll", 1, 24), FACTOR(CLK_TOP_UNIVPLL_D6_D8, "univpll_d6_d8", "univpll", 1, 48), FACTOR(CLK_TOP_UNIVPLL_D6_D16, "univpll_d6_d16", "univpll", 1, 96), FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7), FACTOR(CLK_TOP_UNIVPLL_D7_D2, "univpll_d7_d2", "univpll", 1, 14), FACTOR(CLK_TOP_UNIVPLL_192M_D2, "univpll_192m_d2", "univpll", 1, 26), FACTOR(CLK_TOP_UNIVPLL_192M_D4, "univpll_192m_d4", "univpll", 1, 52), FACTOR(CLK_TOP_UNIVPLL_192M_D8, "univpll_192m_d8", "univpll", 1, 104), FACTOR(CLK_TOP_UNIVPLL_192M_D16, "univpll_192m_d16", "univpll", 1, 208), FACTOR(CLK_TOP_UNIVPLL_192M_D32, "univpll_192m_d32", "univpll", 1, 416), FACTOR(CLK_TOP_USB20_192M, "usb20_192m_ck", "univpll", 1, 13), FACTOR(CLK_TOP_USB20_PLL_D2, "usb20_pll_d2", "univpll", 1, 26), FACTOR(CLK_TOP_USB20_PLL_D4, "usb20_pll_d4", "univpll", 1, 52), FACTOR(CLK_TOP_MPLL_208M, "mpll_208m_ck", "mpll", 1, 1), FACTOR(CLK_TOP_MPLL_D2, "mpll_d2", "mpll", 1, 2), FACTOR(CLK_TOP_MPLL_D4, "mpll_d4", "mpll", 1, 4), FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1), FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1", 1, 2), FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1", 1, 4), FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1", 1, 8), FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1), FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2", 1, 2), FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2", 1, 4), FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2", 1, 8), FACTOR(CLK_TOP_CLK26M_BYP, "clk26m_byp", "clk26m", 1, 1), FACTOR(CLK_TOP_ADSPPLL, "adsppll_ck", "adsppll", 1, 1), FACTOR(CLK_TOP_ADSPPLL_D4, "adsppll_d4", "adsppll", 1, 4), FACTOR(CLK_TOP_ADSPPLL_D5, "adsppll_d5", "adsppll", 1, 5), FACTOR(CLK_TOP_ADSPPLL_D6, "adsppll_d6", "adsppll", 1, 6), FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1), FACTOR(CLK_TOP_MMPLL_D3, "mmpll_d3", "mmpll", 1, 3), FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll", 1, 4), FACTOR(CLK_TOP_MMPLL_D4_D2, "mmpll_d4_d2", "mmpll", 1, 8), FACTOR(CLK_TOP_MMPLL_D4_D4, "mmpll_d4_d4", "mmpll", 1, 16), FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1, 5), FACTOR(CLK_TOP_MMPLL_D5_D2, "mmpll_d5_d2", "mmpll", 1, 10), FACTOR(CLK_TOP_MMPLL_D5_D4, "mmpll_d5_d4", "mmpll", 1, 20), FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll", 1, 6), FACTOR(CLK_TOP_MMPLL_D6_D2, "mmpll_d6_d2", "mmpll", 1, 12), FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1, 7), FACTOR(CLK_TOP_MMPLL_D9, "mmpll_d9", "mmpll", 1, 9), FACTOR(CLK_TOP_APUPLL, "apupll_ck", "apupll", 1, 2), FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1, 1), FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll", 1, 2), FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4), FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll", 1, 8), FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll", 1, 16), FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1), FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2), FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4), FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8), FACTOR(CLK_TOP_MSDCPLL_D16, "msdcpll_d16", "msdcpll", 1, 16), FACTOR(CLK_TOP_MIPI_26M, "mipi_26m_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_MEM_26M, "mem_26m_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_ARMPLL_26M, "armpll_26m_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_SSUBS_26M, "ssubs_26m_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_PLLGP_TST, "pllgp_tst_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_CLKRTC, "clkrtc", "clk32k", 1, 1), FACTOR(CLK_TOP_TCK_26M_MX8, "tck_26m_mx8_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_TCK_26M_MX9, "tck_26m_mx9_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_TCK_26M_MX10, "tck_26m_mx10_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_TCK_26M_MX11, "tck_26m_mx11_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_TCK_26M_MX12, "tck_26m_mx12_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_CSW_FAXI, "csw_faxi_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_F26M_CK_D52, "f26m_d52", "clk26m", 1, 1), FACTOR(CLK_TOP_F26M_CK_D2, "f26m_d2", "clk13m", 1, 1), FACTOR(CLK_TOP_OSC, "osc_ck", "ulposc", 1, 1), FACTOR(CLK_TOP_OSC_D2, "osc_d2", "ulposc", 1, 2), FACTOR(CLK_TOP_OSC_D4, "osc_d4", "ulposc", 1, 4), FACTOR(CLK_TOP_OSC_D8, "osc_d8", "ulposc", 1, 8), FACTOR(CLK_TOP_OSC_D16, "osc_d16", "ulposc", 1, 16), FACTOR(CLK_TOP_OSC_D10, "osc_d10", "ulposc", 1, 10), FACTOR(CLK_TOP_OSC_D20, "osc_d20", "ulposc", 1, 20), FACTOR(CLK_TOP_TVDPLL_MAINPLL_D2, "tvdpll_mainpll_d2_ck", "mainpll", 1, 2), FACTOR(CLK_TOP_F26M, "f26m_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_FRTC, "frtc_ck", "clk32k", 1, 1), FACTOR(CLK_TOP_AXI, "axi_ck", "axi_sel", 1, 1), FACTOR(CLK_TOP_SPM, "spm_ck", "spm_sel", 1, 1), FACTOR(CLK_TOP_SCP, "scp_ck", "scp_sel", 1, 1), FACTOR(CLK_TOP_BUS, "bus_ck", "bus_aximem_sel", 1, 1), FACTOR(CLK_TOP_DISP, "disp_ck", "disp_sel", 1, 1), FACTOR(CLK_TOP_MDP, "mdp_ck", "mdp_sel", 1, 1), FACTOR(CLK_TOP_IMG1, "img1_ck", "img1_sel", 1, 1), FACTOR(CLK_TOP_IMG2, "img2_ck", "img2_sel", 1, 1), FACTOR(CLK_TOP_IPE, "ipe_ck", "ipe_sel", 1, 1), FACTOR(CLK_TOP_DPE, "dpe_ck", "dpe_sel", 1, 1), FACTOR(CLK_TOP_CAM, "cam_ck", "cam_sel", 1, 1), FACTOR(CLK_TOP_CCU, "ccu_ck", "ccu_sel", 1, 1), FACTOR(CLK_TOP_DSP, "dsp_ck", "dsp_sel", 1, 1), FACTOR(CLK_TOP_DSP1, "dsp1_ck", "dsp1_sel", 1, 1), FACTOR(CLK_TOP_DSP2, "dsp2_ck", "dsp2_sel", 1, 1), FACTOR(CLK_TOP_DSP3, "dsp3_ck", "dsp3_sel", 1, 1), FACTOR(CLK_TOP_DSP4, "dsp4_ck", "dsp4_sel", 1, 1), FACTOR(CLK_TOP_DSP5, "dsp5_ck", "dsp5_sel", 1, 1), FACTOR(CLK_TOP_DSP6, "dsp6_ck", "dsp6_sel", 1, 1), FACTOR(CLK_TOP_DSP7, "dsp7_ck", "dsp7_sel", 1, 1), FACTOR(CLK_TOP_IPU_IF, "ipu_if_ck", "ipu_if_sel", 1, 1), FACTOR(CLK_TOP_MFG_REF, "mfg_ref_ck", "mfg_sel", 1, 1), FACTOR(CLK_TOP_FCAMTG, "fcamtg_ck", "camtg_sel", 1, 1), FACTOR(CLK_TOP_FCAMTG2, "fcamtg2_ck", "camtg2_sel", 1, 1), FACTOR(CLK_TOP_FCAMTG3, "fcamtg3_ck", "camtg3_sel", 1, 1), FACTOR(CLK_TOP_FCAMTG4, "fcamtg4_ck", "camtg4_sel", 1, 1), FACTOR(CLK_TOP_FUART, "fuart_ck", "uart_sel", 1, 1), FACTOR(CLK_TOP_SPI, "spi_ck", "spi_sel", 1, 1), FACTOR(CLK_TOP_MSDC50_0_HCLK, "msdc50_0_h_ck", "msdc50_0_h_sel", 1, 1), FACTOR(CLK_TOP_MSDC50_0, "msdc50_0_ck", "msdc50_0_sel", 1, 1), FACTOR(CLK_TOP_MSDC30_1, "msdc30_1_ck", "msdc30_1_sel", 1, 1), FACTOR(CLK_TOP_AUDIO, "audio_ck", "audio_sel", 1, 1), FACTOR(CLK_TOP_AUD_INTBUS, "aud_intbus_ck", "aud_intbus_sel", 1, 1), FACTOR(CLK_TOP_FPWRAP_ULPOSC, "fpwrap_ulposc_ck", "pwrap_ulposc_sel", 1, 1), FACTOR(CLK_TOP_ATB, "atb_ck", "atb_sel", 1, 1), FACTOR(CLK_TOP_SSPM, "sspm_ck", "sspm_sel", 1, 1), FACTOR(CLK_TOP_DP, "dp_ck", "dp_sel", 1, 1), FACTOR(CLK_TOP_SCAM, "scam_ck", "scam_sel", 1, 1), FACTOR(CLK_TOP_FDISP_PWM, "fdisp_pwm_ck", "disp_pwm_sel", 1, 1), FACTOR(CLK_TOP_FUSB_TOP, "fusb_ck", "usb_sel", 1, 1), FACTOR(CLK_TOP_FSSUSB_XHCI, "fssusb_xhci_ck", "ssusb_xhci_sel", 1, 1), FACTOR(CLK_TOP_I2C, "i2c_ck", "i2c_sel", 1, 1), FACTOR(CLK_TOP_FSENINF, "fseninf_ck", "seninf_sel", 1, 1), FACTOR(CLK_TOP_FSENINF1, "fseninf1_ck", "seninf1_sel", 1, 1), FACTOR(CLK_TOP_FSENINF2, "fseninf2_ck", "seninf2_sel", 1, 1), FACTOR(CLK_TOP_FSENINF3, "fseninf3_ck", "seninf3_sel", 1, 1), FACTOR(CLK_TOP_DXCC, "dxcc_ck", "dxcc_sel", 1, 1), FACTOR(CLK_TOP_AUD_ENGEN1, "aud_engen1_ck", "aud_engen1_sel", 1, 1), FACTOR(CLK_TOP_AUD_ENGEN2, "aud_engen2_ck", "aud_engen2_sel", 1, 1), FACTOR(CLK_TOP_AES_UFSFDE, "aes_ufsfde_ck", "aes_ufsfde_sel", 1, 1), FACTOR(CLK_TOP_UFS, "ufs_ck", "ufs_sel", 1, 1), FACTOR(CLK_TOP_AUD_1, "aud_1_ck", "aud_1_sel", 1, 1), FACTOR(CLK_TOP_AUD_2, "aud_2_ck", "aud_2_sel", 1, 1), FACTOR(CLK_TOP_ADSP, "adsp_ck", "adsp_sel", 1, 1), FACTOR(CLK_TOP_DPMAIF_MAIN, "dpmaif_main_ck", "dpmaif_main_sel", 1, 1), FACTOR(CLK_TOP_VENC, "venc_ck", "venc_sel", 1, 1), FACTOR(CLK_TOP_VDEC, "vdec_ck", "vdec_sel", 1, 1), FACTOR(CLK_TOP_VDEC_LAT, "vdec_lat_ck", "vdec_lat_sel", 1, 1), FACTOR(CLK_TOP_CAMTM, "camtm_ck", "camtm_sel", 1, 1), FACTOR(CLK_TOP_PWM, "pwm_ck", "pwm_sel", 1, 1), FACTOR(CLK_TOP_AUDIO_H, "audio_h_ck", "audio_h_sel", 1, 1), FACTOR(CLK_TOP_FCAMTG5, "fcamtg5_ck", "camtg5_sel", 1, 1), FACTOR(CLK_TOP_FCAMTG6, "fcamtg6_ck", "camtg6_sel", 1, 1), FACTOR(CLK_TOP_MCUPM, "mcupm_ck", "mcupm_sel", 1, 1), FACTOR(CLK_TOP_SPMI_MST, "spmi_mst_ck", "spmi_mst_sel", 1, 1), FACTOR(CLK_TOP_DVFSRC, "dvfsrc_ck", "dvfsrc_sel", 1, 1), FACTOR(CLK_TOP_SRCK, "srck_ck", "osc_d10", 1, 1), FACTOR(CLK_TOP_SYS_26M, "sys_26m_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_F_UFS_MP_SAP_CFG, "ufs_cfg_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_F_UFS_TICK1US, "f_ufs_tick1us_ck", "clk26m", 1, 1), FACTOR(CLK_TOP_I2C_PSEUDO, "i2c_pseudo", "ifrao_i2c0", 1, 1), FACTOR(CLK_TOP_APDMA_PSEUDO, "apdma_pseudo", "ifrao_ap_dma_ps", 1, 1), }; static const char * const axi_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "mainpll_d7_d2", "mainpll_d4_d2", "mainpll_d5_d2", "mainpll_d6_d2", "osc_d4" }; static const char * const spm_parents[] = { "tck_26m_mx9_ck", "osc_d10", "mainpll_d7_d4", "clkrtc" }; static const char * const scp_parents[] = { "tck_26m_mx9_ck", "univpll_d5", "mainpll_d6_d2", "mainpll_d6", "univpll_d6", "mainpll_d4_d2", "mainpll_d5_d2", "univpll_d4_d2" }; static const char * const bus_aximem_parents[] = { "tck_26m_mx9_ck", "mainpll_d7_d2", "mainpll_d4_d2", "mainpll_d5_d2", "mainpll_d6" }; static const char * const disp_parents[] = { "tck_26m_mx9_ck", "univpll_d6_d2", "mainpll_d5_d2", "mmpll_d6_d2", "univpll_d5_d2", "univpll_d4_d2", "mmpll_d7", "univpll_d6", "mainpll_d4", "mmpll_d5_d2" }; static const char * const mdp_parents[] = { "tck_26m_mx9_ck", "mainpll_d5_d2", "mmpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "univpll_d6", "mainpll_d4", "tvdpll_ck", "univpll_d4", "mmpll_d5_d2" }; static const char * const img1_parents[] = { "tck_26m_mx9_ck", "univpll_d4", "tvdpll_ck", "mainpll_d4", "univpll_d5", "mmpll_d6", "univpll_d6", "mainpll_d6", "mmpll_d4_d2", "mainpll_d4_d2", "mmpll_d6_d2", "mmpll_d5_d2" }; static const char * const img2_parents[] = { "tck_26m_mx9_ck", "univpll_d4", "tvdpll_ck", "mainpll_d4", "univpll_d5", "mmpll_d6", "univpll_d6", "mainpll_d6", "mmpll_d4_d2", "mainpll_d4_d2", "mmpll_d6_d2", "mmpll_d5_d2" }; static const char * const ipe_parents[] = { "tck_26m_mx9_ck", "mainpll_d4", "mmpll_d6", "univpll_d6", "mainpll_d6", "univpll_d4_d2", "mainpll_d4_d2", "mmpll_d6_d2", "mmpll_d5_d2" }; static const char * const dpe_parents[] = { "tck_26m_mx9_ck", "mainpll_d4", "mmpll_d6", "univpll_d6", "mainpll_d6", "univpll_d4_d2", "univpll_d5_d2", "mmpll_d6_d2" }; static const char * const cam_parents[] = { "tck_26m_mx9_ck", "mainpll_d4", "mmpll_d6", "univpll_d4", "univpll_d5", "univpll_d6", "mmpll_d7", "univpll_d4_d2", "mainpll_d4_d2", "univpll_d6_d2" }; static const char * const ccu_parents[] = { "tck_26m_mx9_ck", "mainpll_d4", "mmpll_d6", "mainpll_d6", "mmpll_d7", "univpll_d4_d2", "mmpll_d6_d2", "mmpll_d5_d2", "univpll_d5", "univpll_d6_d2" }; static const char * const dsp_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "mmpll_d7", "mmpll_d6", "univpll_d5", "mmpll_d5", "tvdpll_ck", "tvdpll_mainpll_d2_ck", "univpll_d4", "mainpll_d3", "apupll_ck", "mmpll_d4" }; static const char * const dsp1_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "mmpll_d7", "mmpll_d6", "univpll_d5", "mmpll_d5", "tvdpll_ck", "tvdpll_mainpll_d2_ck", "univpll_d4", "mainpll_d3", "apupll_ck", "univpll_d3" }; static const char * const dsp2_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "mmpll_d7", "mmpll_d6", "univpll_d5", "mmpll_d5", "tvdpll_ck", "tvdpll_mainpll_d2_ck", "univpll_d4", "mainpll_d3", "apupll_ck", "univpll_d3" }; static const char * const dsp3_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "mmpll_d7", "mmpll_d6", "univpll_d5", "mmpll_d5", "tvdpll_ck", "tvdpll_mainpll_d2_ck", "univpll_d4", "mainpll_d3", "apupll_ck", "univpll_d3" }; static const char * const dsp4_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "mmpll_d7", "mmpll_d6", "univpll_d5", "mmpll_d5", "tvdpll_ck", "tvdpll_mainpll_d2_ck", "univpll_d4", "mainpll_d3", "apupll_ck", "univpll_d3" }; static const char * const dsp5_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "univpll_d6", "mmpll_d6", "univpll_d5", "mainpll_d4", "tvdpll_ck", "univpll_d4", "mmpll_d4", "mainpll_d3", "univpll_d3", "apupll_ck" }; static const char * const dsp6_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "univpll_d6", "mmpll_d6", "univpll_d5", "mainpll_d4", "tvdpll_ck", "univpll_d4", "mmpll_d4", "mainpll_d3", "univpll_d3", "apupll_ck" }; static const char * const dsp7_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "mmpll_d7", "univpll_d6", "mmpll_d6", "univpll_d5", "mmpll_d5", "tvdpll_ck", "tvdpll_mainpll_d2_ck", "univpll_d4", "mainpll_d3", "univpll_d3" }; static const char * const ipu_if_parents[] = { "tck_26m_mx9_ck", "univpll_d6_d4", "mainpll_d4_d4", "univpll_d6_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6", "mmpll_d7", "univpll_d6", "mmpll_d6", "univpll_d5", "mmpll_d5", "tvdpll_ck", "tvdpll_mainpll_d2_ck", "univpll_d4", "apupll_ck" }; static const char * const mfg_parents[] = { "tck_26m_mx9_ck", "mfgpll_ck", "univpll_d6", "mainpll_d5_d2" }; static const char * const camtg_parents[] = { "tck_26m_mx9_ck", "univpll_192m_d8", "univpll_d6_d8", "univpll_192m_d4", "univpll_d6_d16", "f26m_d2", "univpll_192m_d16", "univpll_192m_d32" }; static const char * const camtg2_parents[] = { "tck_26m_mx9_ck", "univpll_192m_d8", "univpll_d6_d8", "univpll_192m_d4", "univpll_d6_d16", "f26m_d2", "univpll_192m_d16", "univpll_192m_d32" }; static const char * const camtg3_parents[] = { "tck_26m_mx9_ck", "univpll_192m_d8", "univpll_d6_d8", "univpll_192m_d4", "univpll_d6_d16", "f26m_d2", "univpll_192m_d16", "univpll_192m_d32" }; static const char * const camtg4_parents[] = { "tck_26m_mx9_ck", "univpll_192m_d8", "univpll_d6_d8", "univpll_192m_d4", "univpll_d6_d16", "f26m_d2", "univpll_192m_d16", "univpll_192m_d32" }; static const char * const uart_parents[] = { "tck_26m_mx9_ck", "univpll_d6_d8" }; static const char * const spi_parents[] = { "tck_26m_mx9_ck", "mainpll_d5_d4", "mainpll_d6_d4", "msdcpll_d4" }; static const char * const msdc50_0_h_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d2", "mainpll_d6_d2" }; static const char * const msdc50_0_parents[] = { "tck_26m_mx9_ck", "msdcpll_ck", "msdcpll_d2", "univpll_d4_d4", "mainpll_d6_d2", "univpll_d4_d2" }; static const char * const msdc30_1_parents[] = { "tck_26m_mx9_ck", "univpll_d6_d2", "mainpll_d6_d2", "mainpll_d7_d2", "msdcpll_d2" }; static const char * const audio_parents[] = { "tck_26m_mx9_ck", "mainpll_d5_d8", "mainpll_d7_d8", "mainpll_d4_d16" }; static const char * const aud_intbus_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "mainpll_d7_d4" }; static const char * const pwrap_ulposc_parents[] = { "osc_d10", "tck_26m_mx9_ck", "osc_d4", "osc_d8", "osc_d16" }; static const char * const atb_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d2", "mainpll_d5_d2" }; static const char * const sspm_parents[] = { "tck_26m_mx9_ck", "mainpll_d5_d2", "univpll_d5_d2", "mainpll_d4_d2", "univpll_d4_d2", "mainpll_d6" }; static const char * const dp_parents[] = { "tck_26m_mx9_ck", "tvdpll_d2", "tvdpll_d4", "tvdpll_d8", "tvdpll_d16" }; static const char * const scam_parents[] = { "tck_26m_mx9_ck", "mainpll_d5_d4" }; static const char * const disp_pwm_parents[] = { "tck_26m_mx9_ck", "univpll_d6_d4", "osc_d2", "osc_d4", "osc_d16" }; static const char * const usb_parents[] = { "tck_26m_mx9_ck", "univpll_d5_d4", "univpll_d6_d4", "univpll_d5_d2" }; static const char * const ssusb_xhci_parents[] = { "tck_26m_mx9_ck", "univpll_d5_d4", "univpll_d6_d4", "univpll_d5_d2" }; static const char * const i2c_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d8", "univpll_d5_d4" }; static const char * const seninf_parents[] = { "tck_26m_mx9_ck", "univpll_d4_d4", "univpll_d6_d2", "univpll_d4_d2", "univpll_d7", "univpll_d6", "mmpll_d6", "univpll_d5" }; static const char * const seninf1_parents[] = { "tck_26m_mx9_ck", "univpll_d4_d4", "univpll_d6_d2", "univpll_d4_d2", "univpll_d7", "univpll_d6", "mmpll_d6", "univpll_d5" }; static const char * const seninf2_parents[] = { "tck_26m_mx9_ck", "univpll_d4_d4", "univpll_d6_d2", "univpll_d4_d2", "univpll_d7", "univpll_d6", "mmpll_d6", "univpll_d5" }; static const char * const seninf3_parents[] = { "tck_26m_mx9_ck", "univpll_d4_d4", "univpll_d6_d2", "univpll_d4_d2", "univpll_d7", "univpll_d6", "mmpll_d6", "univpll_d5" }; static const char * const dxcc_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d2", "mainpll_d4_d4", "mainpll_d4_d8" }; static const char * const aud_engen1_parents[] = { "tck_26m_mx9_ck", "apll1_d2", "apll1_d4", "apll1_d8" }; static const char * const aud_engen2_parents[] = { "tck_26m_mx9_ck", "apll2_d2", "apll2_d4", "apll2_d8" }; static const char * const aes_ufsfde_parents[] = { "tck_26m_mx9_ck", "mainpll_d4", "mainpll_d4_d2", "mainpll_d6", "mainpll_d4_d4", "univpll_d4_d2", "univpll_d6" }; static const char * const ufs_parents[] = { "tck_26m_mx9_ck", "mainpll_d4_d4", "mainpll_d4_d8", "univpll_d4_d4", "mainpll_d6_d2", "mainpll_d5_d2", "msdcpll_d2" }; static const char * const aud_1_parents[] = { "tck_26m_mx9_ck", "apll1_ck" }; static const char * const aud_2_parents[] = { "tck_26m_mx9_ck", "apll2_ck" }; static const char * const adsp_parents[] = { "tck_26m_mx9_ck", "mainpll_d6", "mainpll_d5_d2", "univpll_d4_d4", "univpll_d4", "univpll_d6", "adsppll_ck" }; static const char * const dpmaif_main_parents[] = { "tck_26m_mx9_ck", "univpll_d4_d4", "mainpll_d6", "mainpll_d4_d2", "univpll_d4_d2" }; static const char * const venc_parents[] = { "tck_26m_mx9_ck", "mmpll_d7", "mainpll_d6", "univpll_d4_d2", "mainpll_d4_d2", "univpll_d6", "mmpll_d6", "mainpll_d5_d2", "mainpll_d6_d2", "mmpll_d9", "univpll_d4_d4", "mainpll_d4", "univpll_d4", "univpll_d5", "univpll_d5_d2", "tvdpll_mainpll_d2_ck" }; static const char * const vdec_parents[] = { "tck_26m_mx9_ck", "univpll_192m_d2", "univpll_d5_d4", "mainpll_d5", "mainpll_d5_d2", "mmpll_d6_d2", "univpll_d5_d2", "mainpll_d4_d2", "univpll_d4_d2", "univpll_d7", "mmpll_d7", "mmpll_d6", "univpll_d5", "mainpll_d4", "univpll_d4", "univpll_d6" }; static const char * const vdec_lat_parents[] = { "tck_26m_mx9_ck", "univpll_192m_d2", "univpll_d5_d4", "univpll_d4_d4", "mainpll_d5_d2", "mmpll_d6_d2", "univpll_d5_d2", "mainpll_d4_d2", "univpll_d4_d2", "univpll_d7", "mmpll_d7", "mmpll_d6", "univpll_d5", "mainpll_d4", "univpll_d4", "mmpll_d4" }; static const char * const camtm_parents[] = { "tck_26m_mx9_ck", "univpll_d7", "univpll_d6_d2", "univpll_d4_d2" }; static const char * const pwm_parents[] = { "tck_26m_mx9_ck", "univpll_d4_d8" }; static const char * const audio_h_parents[] = { "tck_26m_mx9_ck", "univpll_d7", "apll1_ck", "apll2_ck" }; static const char * const camtg5_parents[] = { "tck_26m_mx9_ck", "univpll_192m_d8", "univpll_d6_d8", "univpll_192m_d4", "univpll_d6_d16", "f26m_d2", "univpll_192m_d16", "univpll_192m_d32" }; static const char * const camtg6_parents[] = { "tck_26m_mx9_ck", "univpll_192m_d8", "univpll_d6_d8", "univpll_192m_d4", "univpll_d6_d16", "f26m_d2", "univpll_192m_d16", "univpll_192m_d32" }; static const char * const mcupm_parents[] = { "tck_26m_mx9_ck", "mainpll_d7_d2", "mainpll_d7_d4" }; static const char * const spmi_mst_parents[] = { "tck_26m_mx9_ck", "f26m_d2", "osc_d8", "osc_d10", "osc_d16", "osc_d20", "clkrtc" }; static const char * const dvfsrc_parents[] = { "tck_26m_mx9_ck", "osc_d10" }; static const char * const apll_i2s0_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s1_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s2_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s3_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s4_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s5_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s6_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s7_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s8_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const char * const apll_i2s9_mck_parents[] = { "aud_1_sel", "aud_2_sel" }; static const struct mtk_mux top_muxes[] = { #if MT_CCF_MUX_DISABLE /* CLK_CFG_0 */ MUX_CLR_SET_UPD(CLK_TOP_AXI_SEL/* dts */, "axi_sel", axi_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR/* set parent */, 0/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_AXI_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SPM_SEL/* dts */, "spm_sel", spm_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR/* set parent */, 8/* lsb */, 2/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_SPM_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SCP_SEL/* dts */, "scp_sel", scp_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR/* set parent */, 16/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_SCP_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_BUS_AXIMEM_SEL/* dts */, "bus_aximem_sel", bus_aximem_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR/* set parent */, 24/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_BUS_AXIMEM_SHIFT/* upd shift */), /* CLK_CFG_1 */ MUX_CLR_SET_UPD(CLK_TOP_DISP_SEL/* dts */, "disp_sel", disp_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR/* set parent */, 0/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DISP_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_MDP_SEL/* dts */, "mdp_sel", mdp_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR/* set parent */, 8/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MDP_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_IMG1_SEL/* dts */, "img1_sel", img1_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR/* set parent */, 16/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_IMG1_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_IMG2_SEL/* dts */, "img2_sel", img2_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR/* set parent */, 24/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_IMG2_SHIFT/* upd shift */), /* CLK_CFG_2 */ MUX_CLR_SET_UPD(CLK_TOP_IPE_SEL/* dts */, "ipe_sel", ipe_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR/* set parent */, 0/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_IPE_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DPE_SEL/* dts */, "dpe_sel", dpe_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR/* set parent */, 8/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DPE_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_CAM_SEL/* dts */, "cam_sel", cam_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR/* set parent */, 16/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAM_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_CCU_SEL/* dts */, "ccu_sel", ccu_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR/* set parent */, 24/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CCU_SHIFT/* upd shift */), /* CLK_CFG_3 */ MUX_CLR_SET_UPD(CLK_TOP_DSP_SEL/* dts */, "dsp_sel", dsp_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR/* set parent */, 0/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DSP1_SEL/* dts */, "dsp1_sel", dsp1_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR/* set parent */, 8/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP1_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DSP2_SEL/* dts */, "dsp2_sel", dsp2_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR/* set parent */, 16/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP2_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DSP3_SEL/* dts */, "dsp3_sel", dsp3_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR/* set parent */, 24/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP3_SHIFT/* upd shift */), /* CLK_CFG_4 */ MUX_CLR_SET_UPD(CLK_TOP_DSP4_SEL/* dts */, "dsp4_sel", dsp4_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR/* set parent */, 0/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP4_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DSP5_SEL/* dts */, "dsp5_sel", dsp5_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR/* set parent */, 8/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP5_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DSP6_SEL/* dts */, "dsp6_sel", dsp6_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR/* set parent */, 16/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP6_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DSP7_SEL/* dts */, "dsp7_sel", dsp7_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR/* set parent */, 24/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP7_SHIFT/* upd shift */), /* CLK_CFG_5 */ MUX_CLR_SET_UPD(CLK_TOP_IPU_IF_SEL/* dts */, "ipu_if_sel", ipu_if_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR/* set parent */, 0/* lsb */, 4/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_IPU_IF_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_MFG_SEL/* dts */, "mfg_sel", mfg_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR/* set parent */, 8/* lsb */, 2/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MFG_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_CAMTG_SEL/* dts */, "camtg_sel", camtg_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR/* set parent */, 16/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAMTG_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_CAMTG2_SEL/* dts */, "camtg2_sel", camtg2_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR/* set parent */, 24/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAMTG2_SHIFT/* upd shift */), /* CLK_CFG_6 */ MUX_CLR_SET_UPD(CLK_TOP_CAMTG3_SEL/* dts */, "camtg3_sel", camtg3_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR/* set parent */, 0/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAMTG3_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_CAMTG4_SEL/* dts */, "camtg4_sel", camtg4_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR/* set parent */, 8/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAMTG4_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_UART_SEL/* dts */, "uart_sel", uart_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR/* set parent */, 16/* lsb */, 1/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_UART_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SPI_SEL/* dts */, "spi_sel", spi_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR/* set parent */, 24/* lsb */, 2/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_SPI_SHIFT/* upd shift */), /* CLK_CFG_7 */ MUX_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK_SEL/* dts */, "msdc50_0_h_sel", msdc50_0_h_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR/* set parent */, 0/* lsb */, 2/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MSDC50_0_HCLK_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL/* dts */, "msdc50_0_sel", msdc50_0_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR/* set parent */, 8/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MSDC50_0_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_MSDC30_1_SEL/* dts */, "msdc30_1_sel", msdc30_1_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR/* set parent */, 16/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MSDC30_1_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_AUDIO_SEL/* dts */, "audio_sel", audio_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR/* set parent */, 24/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUDIO_SHIFT/* upd shift */), /* CLK_CFG_8 */ MUX_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL/* dts */, "aud_intbus_sel", aud_intbus_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET, CLK_CFG_8_CLR/* set parent */, 0/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_INTBUS_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_PWRAP_ULPOSC_SEL/* dts */, "pwrap_ulposc_sel", pwrap_ulposc_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET, CLK_CFG_8_CLR/* set parent */, 8/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_PWRAP_ULPOSC_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_ATB_SEL/* dts */, "atb_sel", atb_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET, CLK_CFG_8_CLR/* set parent */, 16/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_ATB_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SSPM_SEL/* dts */, "sspm_sel", sspm_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET, CLK_CFG_8_CLR/* set parent */, 24/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SSPM_SHIFT/* upd shift */), /* CLK_CFG_9 */ MUX_CLR_SET_UPD(CLK_TOP_DP_SEL/* dts */, "dp_sel", dp_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET, CLK_CFG_9_CLR/* set parent */, 0/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_DP_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SCAM_SEL/* dts */, "scam_sel", scam_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET, CLK_CFG_9_CLR/* set parent */, 8/* lsb */, 1/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SCAM_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL/* dts */, "disp_pwm_sel", disp_pwm_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET, CLK_CFG_9_CLR/* set parent */, 16/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_DISP_PWM_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_USB_TOP_SEL/* dts */, "usb_sel", usb_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET, CLK_CFG_9_CLR/* set parent */, 24/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_USB_TOP_SHIFT/* upd shift */), /* CLK_CFG_10 */ MUX_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI_SEL/* dts */, "ssusb_xhci_sel", ssusb_xhci_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET, CLK_CFG_10_CLR/* set parent */, 0/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SSUSB_XHCI_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_I2C_SEL/* dts */, "i2c_sel", i2c_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET, CLK_CFG_10_CLR/* set parent */, 8/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_I2C_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SENINF_SEL/* dts */, "seninf_sel", seninf_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET, CLK_CFG_10_CLR/* set parent */, 16/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SENINF_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SENINF1_SEL/* dts */, "seninf1_sel", seninf1_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET, CLK_CFG_10_CLR/* set parent */, 24/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SENINF1_SHIFT/* upd shift */), /* CLK_CFG_11 */ MUX_CLR_SET_UPD(CLK_TOP_SENINF2_SEL/* dts */, "seninf2_sel", seninf2_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET, CLK_CFG_11_CLR/* set parent */, 0/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SENINF2_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SENINF3_SEL/* dts */, "seninf3_sel", seninf3_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET, CLK_CFG_11_CLR/* set parent */, 8/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SENINF3_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DXCC_SEL/* dts */, "dxcc_sel", dxcc_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET, CLK_CFG_11_CLR/* set parent */, 16/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_DXCC_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL/* dts */, "aud_engen1_sel", aud_engen1_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET, CLK_CFG_11_CLR/* set parent */, 24/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_ENGEN1_SHIFT/* upd shift */), /* CLK_CFG_12 */ MUX_CLR_SET_UPD(CLK_TOP_AUD_ENGEN2_SEL/* dts */, "aud_engen2_sel", aud_engen2_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET, CLK_CFG_12_CLR/* set parent */, 0/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_ENGEN2_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_AES_UFSFDE_SEL/* dts */, "aes_ufsfde_sel", aes_ufsfde_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET, CLK_CFG_12_CLR/* set parent */, 8/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AES_UFSFDE_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_UFS_SEL/* dts */, "ufs_sel", ufs_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET, CLK_CFG_12_CLR/* set parent */, 16/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_UFS_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_AUD_1_SEL/* dts */, "aud_1_sel", aud_1_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET, CLK_CFG_12_CLR/* set parent */, 24/* lsb */, 1/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_1_SHIFT/* upd shift */), /* CLK_CFG_13 */ MUX_CLR_SET_UPD(CLK_TOP_AUD_2_SEL/* dts */, "aud_2_sel", aud_2_parents/* parent */, CLK_CFG_13, CLK_CFG_13_SET, CLK_CFG_13_CLR/* set parent */, 0/* lsb */, 1/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_2_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_ADSP_SEL/* dts */, "adsp_sel", adsp_parents/* parent */, CLK_CFG_13, CLK_CFG_13_SET, CLK_CFG_13_CLR/* set parent */, 8/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_ADSP_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DPMAIF_MAIN_SEL/* dts */, "dpmaif_main_sel", dpmaif_main_parents/* parent */, CLK_CFG_13, CLK_CFG_13_SET, CLK_CFG_13_CLR/* set parent */, 16/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_DPMAIF_MAIN_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_VENC_SEL/* dts */, "venc_sel", venc_parents/* parent */, CLK_CFG_13, CLK_CFG_13_SET, CLK_CFG_13_CLR/* set parent */, 24/* lsb */, 4/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_VENC_SHIFT/* upd shift */), /* CLK_CFG_14 */ MUX_CLR_SET_UPD(CLK_TOP_VDEC_SEL/* dts */, "vdec_sel", vdec_parents/* parent */, CLK_CFG_14, CLK_CFG_14_SET, CLK_CFG_14_CLR/* set parent */, 0/* lsb */, 4/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_VDEC_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_VDEC_LAT_SEL/* dts */, "vdec_lat_sel", vdec_lat_parents/* parent */, CLK_CFG_14, CLK_CFG_14_SET, CLK_CFG_14_CLR/* set parent */, 8/* lsb */, 4/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_VDEC_LAT_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_CAMTM_SEL/* dts */, "camtm_sel", camtm_parents/* parent */, CLK_CFG_14, CLK_CFG_14_SET, CLK_CFG_14_CLR/* set parent */, 16/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_CAMTM_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_PWM_SEL/* dts */, "pwm_sel", pwm_parents/* parent */, CLK_CFG_14, CLK_CFG_14_SET, CLK_CFG_14_CLR/* set parent */, 24/* lsb */, 1/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_PWM_SHIFT/* upd shift */), /* CLK_CFG_15 */ MUX_CLR_SET_UPD(CLK_TOP_AUDIO_H_SEL/* dts */, "audio_h_sel", audio_h_parents/* parent */, CLK_CFG_15, CLK_CFG_15_SET, CLK_CFG_15_CLR/* set parent */, 0/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUDIO_H_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_CAMTG5_SEL/* dts */, "camtg5_sel", camtg5_parents/* parent */, CLK_CFG_15, CLK_CFG_15_SET, CLK_CFG_15_CLR/* set parent */, 8/* lsb */, 3/* width */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_CAMTG5_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_CAMTG6_SEL/* dts */, "camtg6_sel", camtg6_parents/* parent */, CLK_CFG_15, CLK_CFG_15_SET, CLK_CFG_15_CLR/* set parent */, 16/* lsb */, 3/* width */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_CAMTG6_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_MCUPM_SEL/* dts */, "mcupm_sel", mcupm_parents/* parent */, CLK_CFG_15, CLK_CFG_15_SET, CLK_CFG_15_CLR/* set parent */, 24/* lsb */, 2/* width */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_MCUPM_SHIFT/* upd shift */), /* CLK_CFG_16 */ MUX_CLR_SET_UPD(CLK_TOP_SPMI_MST_SEL/* dts */, "spmi_mst_sel", spmi_mst_parents/* parent */, CLK_CFG_16, CLK_CFG_16_SET, CLK_CFG_16_CLR/* set parent */, 0/* lsb */, 3/* width */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_SPMI_MST_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DVFSRC_SEL/* dts */, "dvfsrc_sel", dvfsrc_parents/* parent */, CLK_CFG_16, CLK_CFG_16_SET, CLK_CFG_16_CLR/* set parent */, 8/* lsb */, 1/* width */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_DVFSRC_SHIFT/* upd shift */), #else /* CLK_CFG_0 */ MUX_CLR_SET_UPD(CLK_TOP_AXI_SEL/* dts */, "axi_sel", axi_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR/* set parent */, 0/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_AXI_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SPM_SEL/* dts */, "spm_sel", spm_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR/* set parent */, 8/* lsb */, 2/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_SPM_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL/* dts */, "scp_sel", scp_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR/* set parent */, 16/* lsb */, 3/* width */, 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_SCP_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_BUS_AXIMEM_SEL/* dts */, "bus_aximem_sel", bus_aximem_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_CLR/* set parent */, 24/* lsb */, 3/* width */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_BUS_AXIMEM_SHIFT/* upd shift */), /* CLK_CFG_1 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_SEL/* dts */, "disp_sel", disp_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR/* set parent */, 0/* lsb */, 4/* width */, 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DISP_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_MDP_SEL/* dts */, "mdp_sel", mdp_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR/* set parent */, 8/* lsb */, 4/* width */, 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MDP_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_IMG1_SEL/* dts */, "img1_sel", img1_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR/* set parent */, 16/* lsb */, 4/* width */, 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_IMG1_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_IMG2_SEL/* dts */, "img2_sel", img2_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET, CLK_CFG_1_CLR/* set parent */, 24/* lsb */, 4/* width */, 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_IMG2_SHIFT/* upd shift */), /* CLK_CFG_2 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_IPE_SEL/* dts */, "ipe_sel", ipe_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR/* set parent */, 0/* lsb */, 4/* width */, 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_IPE_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DPE_SEL/* dts */, "dpe_sel", dpe_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR/* set parent */, 8/* lsb */, 3/* width */, 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DPE_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_CAM_SEL/* dts */, "cam_sel", cam_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR/* set parent */, 16/* lsb */, 4/* width */, 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAM_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_CCU_SEL/* dts */, "ccu_sel", ccu_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET, CLK_CFG_2_CLR/* set parent */, 24/* lsb */, 4/* width */, 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CCU_SHIFT/* upd shift */), /* CLK_CFG_3 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP_SEL/* dts */, "dsp_sel", dsp_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR/* set parent */, 0/* lsb */, 4/* width */, 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP1_SEL/* dts */, "dsp1_sel", dsp1_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR/* set parent */, 8/* lsb */, 4/* width */, 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP1_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP2_SEL/* dts */, "dsp2_sel", dsp2_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR/* set parent */, 16/* lsb */, 4/* width */, 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP2_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP3_SEL/* dts */, "dsp3_sel", dsp3_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET, CLK_CFG_3_CLR/* set parent */, 24/* lsb */, 4/* width */, 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP3_SHIFT/* upd shift */), /* CLK_CFG_4 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP4_SEL/* dts */, "dsp4_sel", dsp4_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR/* set parent */, 0/* lsb */, 4/* width */, 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP4_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP5_SEL/* dts */, "dsp5_sel", dsp5_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR/* set parent */, 8/* lsb */, 4/* width */, 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP5_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP6_SEL/* dts */, "dsp6_sel", dsp6_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR/* set parent */, 16/* lsb */, 4/* width */, 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP6_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP7_SEL/* dts */, "dsp7_sel", dsp7_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET, CLK_CFG_4_CLR/* set parent */, 24/* lsb */, 4/* width */, 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_DSP7_SHIFT/* upd shift */), /* CLK_CFG_5 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_IPU_IF_SEL/* dts */, "ipu_if_sel", ipu_if_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR/* set parent */, 0/* lsb */, 4/* width */, 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_IPU_IF_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG_SEL/* dts */, "mfg_sel", mfg_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR/* set parent */, 8/* lsb */, 2/* width */, 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MFG_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG_SEL/* dts */, "camtg_sel", camtg_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR/* set parent */, 16/* lsb */, 3/* width */, 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAMTG_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG2_SEL/* dts */, "camtg2_sel", camtg2_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET, CLK_CFG_5_CLR/* set parent */, 24/* lsb */, 3/* width */, 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAMTG2_SHIFT/* upd shift */), /* CLK_CFG_6 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG3_SEL/* dts */, "camtg3_sel", camtg3_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR/* set parent */, 0/* lsb */, 3/* width */, 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAMTG3_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG4_SEL/* dts */, "camtg4_sel", camtg4_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR/* set parent */, 8/* lsb */, 3/* width */, 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_CAMTG4_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL/* dts */, "uart_sel", uart_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR/* set parent */, 16/* lsb */, 1/* width */, 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_UART_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI_SEL/* dts */, "spi_sel", spi_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET, CLK_CFG_6_CLR/* set parent */, 24/* lsb */, 2/* width */, 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_SPI_SHIFT/* upd shift */), /* CLK_CFG_7 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK_SEL/* dts */, "msdc50_0_h_sel", msdc50_0_h_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR/* set parent */, 0/* lsb */, 2/* width */, 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MSDC50_0_HCLK_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL/* dts */, "msdc50_0_sel", msdc50_0_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR/* set parent */, 8/* lsb */, 3/* width */, 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MSDC50_0_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC30_1_SEL/* dts */, "msdc30_1_sel", msdc30_1_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR/* set parent */, 16/* lsb */, 3/* width */, 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */, TOP_MUX_MSDC30_1_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO_SEL/* dts */, "audio_sel", audio_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET, CLK_CFG_7_CLR/* set parent */, 24/* lsb */, 2/* width */, 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUDIO_SHIFT/* upd shift */), /* CLK_CFG_8 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL/* dts */, "aud_intbus_sel", aud_intbus_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET, CLK_CFG_8_CLR/* set parent */, 0/* lsb */, 2/* width */, 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_INTBUS_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_PWRAP_ULPOSC_SEL/* dts */, "pwrap_ulposc_sel", pwrap_ulposc_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET, CLK_CFG_8_CLR/* set parent */, 8/* lsb */, 3/* width */, 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_PWRAP_ULPOSC_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_ATB_SEL/* dts */, "atb_sel", atb_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET, CLK_CFG_8_CLR/* set parent */, 16/* lsb */, 2/* width */, 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_ATB_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_SSPM_SEL/* dts */, "sspm_sel", sspm_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET, CLK_CFG_8_CLR/* set parent */, 24/* lsb */, 3/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SSPM_SHIFT/* upd shift */), /* CLK_CFG_9 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_DP_SEL/* dts */, "dp_sel", dp_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET, CLK_CFG_9_CLR/* set parent */, 0/* lsb */, 3/* width */, 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_DP_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_SCAM_SEL/* dts */, "scam_sel", scam_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET, CLK_CFG_9_CLR/* set parent */, 8/* lsb */, 1/* width */, 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SCAM_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL/* dts */, "disp_pwm_sel", disp_pwm_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET, CLK_CFG_9_CLR/* set parent */, 16/* lsb */, 3/* width */, 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_DISP_PWM_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_USB_TOP_SEL/* dts */, "usb_sel", usb_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET, CLK_CFG_9_CLR/* set parent */, 24/* lsb */, 2/* width */, 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_USB_TOP_SHIFT/* upd shift */), /* CLK_CFG_10 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI_SEL/* dts */, "ssusb_xhci_sel", ssusb_xhci_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET, CLK_CFG_10_CLR/* set parent */, 0/* lsb */, 2/* width */, 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SSUSB_XHCI_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C_SEL/* dts */, "i2c_sel", i2c_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET, CLK_CFG_10_CLR/* set parent */, 8/* lsb */, 2/* width */, 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_I2C_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF_SEL/* dts */, "seninf_sel", seninf_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET, CLK_CFG_10_CLR/* set parent */, 16/* lsb */, 3/* width */, 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SENINF_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1_SEL/* dts */, "seninf1_sel", seninf1_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET, CLK_CFG_10_CLR/* set parent */, 24/* lsb */, 3/* width */, 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SENINF1_SHIFT/* upd shift */), /* CLK_CFG_11 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF2_SEL/* dts */, "seninf2_sel", seninf2_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET, CLK_CFG_11_CLR/* set parent */, 0/* lsb */, 3/* width */, 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SENINF2_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF3_SEL/* dts */, "seninf3_sel", seninf3_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET, CLK_CFG_11_CLR/* set parent */, 8/* lsb */, 3/* width */, 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_SENINF3_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DXCC_SEL/* dts */, "dxcc_sel", dxcc_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET, CLK_CFG_11_CLR/* set parent */, 16/* lsb */, 2/* width */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_DXCC_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL/* dts */, "aud_engen1_sel", aud_engen1_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET, CLK_CFG_11_CLR/* set parent */, 24/* lsb */, 2/* width */, 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_ENGEN1_SHIFT/* upd shift */), /* CLK_CFG_12 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN2_SEL/* dts */, "aud_engen2_sel", aud_engen2_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET, CLK_CFG_12_CLR/* set parent */, 0/* lsb */, 2/* width */, 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_ENGEN2_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_AES_UFSFDE_SEL/* dts */, "aes_ufsfde_sel", aes_ufsfde_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET, CLK_CFG_12_CLR/* set parent */, 8/* lsb */, 3/* width */, 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AES_UFSFDE_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_UFS_SEL/* dts */, "ufs_sel", ufs_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET, CLK_CFG_12_CLR/* set parent */, 16/* lsb */, 3/* width */, 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_UFS_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL/* dts */, "aud_1_sel", aud_1_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET, CLK_CFG_12_CLR/* set parent */, 24/* lsb */, 1/* width */, 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_1_SHIFT/* upd shift */), /* CLK_CFG_13 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_2_SEL/* dts */, "aud_2_sel", aud_2_parents/* parent */, CLK_CFG_13, CLK_CFG_13_SET, CLK_CFG_13_CLR/* set parent */, 0/* lsb */, 1/* width */, 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUD_2_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_ADSP_SEL/* dts */, "adsp_sel", adsp_parents/* parent */, CLK_CFG_13, CLK_CFG_13_SET, CLK_CFG_13_CLR/* set parent */, 8/* lsb */, 3/* width */, 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_ADSP_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_DPMAIF_MAIN_SEL/* dts */, "dpmaif_main_sel", dpmaif_main_parents/* parent */, CLK_CFG_13, CLK_CFG_13_SET, CLK_CFG_13_CLR/* set parent */, 16/* lsb */, 3/* width */, 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_DPMAIF_MAIN_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_VENC_SEL/* dts */, "venc_sel", venc_parents/* parent */, CLK_CFG_13, CLK_CFG_13_SET, CLK_CFG_13_CLR/* set parent */, 24/* lsb */, 4/* width */, 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_VENC_SHIFT/* upd shift */), /* CLK_CFG_14 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_VDEC_SEL/* dts */, "vdec_sel", vdec_parents/* parent */, CLK_CFG_14, CLK_CFG_14_SET, CLK_CFG_14_CLR/* set parent */, 0/* lsb */, 4/* width */, 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_VDEC_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_VDEC_LAT_SEL/* dts */, "vdec_lat_sel", vdec_lat_parents/* parent */, CLK_CFG_14, CLK_CFG_14_SET, CLK_CFG_14_CLR/* set parent */, 8/* lsb */, 4/* width */, 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_VDEC_LAT_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM_SEL/* dts */, "camtm_sel", camtm_parents/* parent */, CLK_CFG_14, CLK_CFG_14_SET, CLK_CFG_14_CLR/* set parent */, 16/* lsb */, 2/* width */, 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_CAMTM_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM_SEL/* dts */, "pwm_sel", pwm_parents/* parent */, CLK_CFG_14, CLK_CFG_14_SET, CLK_CFG_14_CLR/* set parent */, 24/* lsb */, 1/* width */, 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_PWM_SHIFT/* upd shift */), /* CLK_CFG_15 */ MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO_H_SEL/* dts */, "audio_h_sel", audio_h_parents/* parent */, CLK_CFG_15, CLK_CFG_15_SET, CLK_CFG_15_CLR/* set parent */, 0/* lsb */, 2/* width */, 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */, TOP_MUX_AUDIO_H_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG5_SEL/* dts */, "camtg5_sel", camtg5_parents/* parent */, CLK_CFG_15, CLK_CFG_15_SET, CLK_CFG_15_CLR/* set parent */, 8/* lsb */, 3/* width */, 15/* pdn */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_CAMTG5_SHIFT/* upd shift */), MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG6_SEL/* dts */, "camtg6_sel", camtg6_parents/* parent */, CLK_CFG_15, CLK_CFG_15_SET, CLK_CFG_15_CLR/* set parent */, 16/* lsb */, 3/* width */, 23/* pdn */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_CAMTG6_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_MCUPM_SEL/* dts */, "mcupm_sel", mcupm_parents/* parent */, CLK_CFG_15, CLK_CFG_15_SET, CLK_CFG_15_CLR/* set parent */, 24/* lsb */, 2/* width */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_MCUPM_SHIFT/* upd shift */), /* CLK_CFG_16 */ MUX_CLR_SET_UPD(CLK_TOP_SPMI_MST_SEL/* dts */, "spmi_mst_sel", spmi_mst_parents/* parent */, CLK_CFG_16, CLK_CFG_16_SET, CLK_CFG_16_CLR/* set parent */, 0/* lsb */, 3/* width */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_SPMI_MST_SHIFT/* upd shift */), MUX_CLR_SET_UPD(CLK_TOP_DVFSRC_SEL/* dts */, "dvfsrc_sel", dvfsrc_parents/* parent */, CLK_CFG_16, CLK_CFG_16_SET, CLK_CFG_16_CLR/* set parent */, 8/* lsb */, 1/* width */, CLK_CFG_UPDATE2/* upd ofs */, TOP_MUX_DVFSRC_SHIFT/* upd shift */), #endif }; static const struct mtk_clk_divider top_adj_divs[] = { DIV_ADJ(CLK_TOP_APLL1_CK_DIV0, "apll1_div0", "aud_engen1_sel", 0x0320, 24, 4), DIV_ADJ(CLK_TOP_APLL2_CK_DIV0, "apll2_div0", "aud_engen2_sel", 0x0320, 28, 4), }; static const struct mtk_composite top_composites[] = { /* CLK_AUDDIV_0 */ MUX(CLK_TOP_APLL_I2S0_MCK_SEL/* dts */, "apll_i2s0_mck_sel", apll_i2s0_mck_parents/* parent */, 0x0320/* ofs */, 8/* lsb */, 1/* width */), MUX(CLK_TOP_APLL_I2S1_MCK_SEL/* dts */, "apll_i2s1_mck_sel", apll_i2s1_mck_parents/* parent */, 0x0320/* ofs */, 9/* lsb */, 1/* width */), MUX(CLK_TOP_APLL_I2S2_MCK_SEL/* dts */, "apll_i2s2_mck_sel", apll_i2s2_mck_parents/* parent */, 0x0320/* ofs */, 10/* lsb */, 1/* width */), MUX(CLK_TOP_APLL_I2S3_MCK_SEL/* dts */, "apll_i2s3_mck_sel", apll_i2s3_mck_parents/* parent */, 0x0320/* ofs */, 11/* lsb */, 1/* width */), MUX(CLK_TOP_APLL_I2S4_MCK_SEL/* dts */, "apll_i2s4_mck_sel", apll_i2s4_mck_parents/* parent */, 0x0320/* ofs */, 12/* lsb */, 1/* width */), /* CLK_AUDDIV_2 */ MUX(CLK_TOP_APLL_I2S5_MCK_SEL/* dts */, "apll_i2s5_mck_sel", apll_i2s5_mck_parents/* parent */, 0x0328/* ofs */, 20/* lsb */, 1/* width */), /* CLK_AUDDIV_3 */ MUX(CLK_TOP_APLL_I2S6_MCK_SEL/* dts */, "apll_i2s6_mck_sel", apll_i2s6_mck_parents/* parent */, 0x0334/* ofs */, 24/* lsb */, 1/* width */), MUX(CLK_TOP_APLL_I2S7_MCK_SEL/* dts */, "apll_i2s7_mck_sel", apll_i2s7_mck_parents/* parent */, 0x0334/* ofs */, 25/* lsb */, 1/* width */), MUX(CLK_TOP_APLL_I2S8_MCK_SEL/* dts */, "apll_i2s8_mck_sel", apll_i2s8_mck_parents/* parent */, 0x0334/* ofs */, 26/* lsb */, 1/* width */), MUX(CLK_TOP_APLL_I2S9_MCK_SEL/* dts */, "apll_i2s9_mck_sel", apll_i2s9_mck_parents/* parent */, 0x0334/* ofs */, 27/* lsb */, 1/* width */), /* CLK_AUDDIV_1 */ DIV_GATE(CLK_TOP_APLL12_CK_DIV0/* dts */, "apll12_div0"/* ccf */, "apll_i2s0_mck_sel"/* parent */, 0x0320/* pdn ofs */, 2/* pdn bit */, CLK_AUDDIV_1/* ofs */, 8/* width */, 0/* lsb */), DIV_GATE(CLK_TOP_APLL12_CK_DIV1/* dts */, "apll12_div1"/* ccf */, "apll_i2s1_mck_sel"/* parent */, 0x0320/* pdn ofs */, 3/* pdn bit */, CLK_AUDDIV_1/* ofs */, 8/* width */, 8/* lsb */), DIV_GATE(CLK_TOP_APLL12_CK_DIV2/* dts */, "apll12_div2"/* ccf */, "apll_i2s2_mck_sel"/* parent */, 0x0320/* pdn ofs */, 4/* pdn bit */, CLK_AUDDIV_1/* ofs */, 8/* width */, 16/* lsb */), DIV_GATE(CLK_TOP_APLL12_CK_DIV3/* dts */, "apll12_div3"/* ccf */, "apll_i2s3_mck_sel"/* parent */, 0x0320/* pdn ofs */, 5/* pdn bit */, CLK_AUDDIV_1/* ofs */, 8/* width */, 24/* lsb */), /* CLK_AUDDIV_2 */ DIV_GATE(CLK_TOP_APLL12_CK_DIV4/* dts */, "apll12_div4"/* ccf */, "apll_i2s4_mck_sel"/* parent */, 0x0320/* pdn ofs */, 6/* pdn bit */, CLK_AUDDIV_2/* ofs */, 8/* width */, 0/* lsb */), DIV_GATE(CLK_TOP_APLL12_CK_DIVB/* dts */, "apll12_divb"/* ccf */, "apll12_div4"/* parent */, 0x0320/* pdn ofs */, 7/* pdn bit */, CLK_AUDDIV_2/* ofs */, 8/* width */, 8/* lsb */), DIV_GATE(CLK_TOP_APLL12_CK_DIV5_LSB/* dts */, "apll12_div5_lsb"/* ccf */, "apll_i2s5_mck_sel"/* parent */, 0x0328/* pdn ofs */, 16/* pdn bit */, CLK_AUDDIV_2/* ofs */, 4/* width */, 28/* lsb */), /* CLK_AUDDIV_3 */ DIV_GATE(CLK_TOP_APLL12_CK_DIV5_MSB/* dts */, "apll12_div5_msb"/* ccf */, "apll_i2s5_mck_sel"/* parent */, 0x0328/* pdn ofs */, 16/* pdn bit */, CLK_AUDDIV_3/* ofs */, 4/* width */, 0/* lsb */), /* CLK_AUDDIV_4 */ DIV_GATE(CLK_TOP_APLL12_CK_DIV6/* dts */, "apll12_div6"/* ccf */, "apll_i2s6_mck_sel"/* parent */, 0x0334/* pdn ofs */, 20/* pdn bit */, CLK_AUDDIV_4/* ofs */, 8/* width */, 0/* lsb */), DIV_GATE(CLK_TOP_APLL12_CK_DIV7/* dts */, "apll12_div7"/* ccf */, "apll_i2s7_mck_sel"/* parent */, 0x0334/* pdn ofs */, 21/* pdn bit */, CLK_AUDDIV_4/* ofs */, 8/* width */, 8/* lsb */), DIV_GATE(CLK_TOP_APLL12_CK_DIV8/* dts */, "apll12_div8"/* ccf */, "apll_i2s8_mck_sel"/* parent */, 0x0334/* pdn ofs */, 22/* pdn bit */, CLK_AUDDIV_4/* ofs */, 8/* width */, 16/* lsb */), DIV_GATE(CLK_TOP_APLL12_CK_DIV9/* dts */, "apll12_div9"/* ccf */, "apll_i2s9_mck_sel"/* parent */, 0x0334/* pdn ofs */, 23/* pdn bit */, CLK_AUDDIV_4/* ofs */, 8/* width */, 24/* lsb */), }; static const struct mtk_gate_regs ifrao0_cg_regs = { .set_ofs = 0x80, .clr_ofs = 0x84, .sta_ofs = 0x90, }; static const struct mtk_gate_regs ifrao1_cg_regs = { .set_ofs = 0x88, .clr_ofs = 0x8c, .sta_ofs = 0x94, }; static const struct mtk_gate_regs ifrao2_cg_regs = { .set_ofs = 0xD0, .clr_ofs = 0xD4, .sta_ofs = 0xD8, }; static const struct mtk_gate_regs ifrao3_cg_regs = { .set_ofs = 0xa4, .clr_ofs = 0xa8, .sta_ofs = 0xac, }; static const struct mtk_gate_regs ifrao4_cg_regs = { .set_ofs = 0xc0, .clr_ofs = 0xc4, .sta_ofs = 0xc8, }; #define GATE_IFRAO0(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao0_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr, \ } #define GATE_IFRAO1(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao1_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr, \ } #define GATE_IFRAO2(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao2_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr, \ } #define GATE_IFRAO3(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao3_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr, \ } #define GATE_IFRAO4(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao4_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr, \ } #define GATE_IFRAO0_DUMMY(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao0_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr_dummy, \ } #define GATE_IFRAO1_DUMMY(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao1_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr_dummy, \ } #define GATE_IFRAO2_DUMMY(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao2_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr_dummy, \ } #define GATE_IFRAO3_DUMMY(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao3_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr_dummy, \ } #define GATE_IFRAO4_DUMMY(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao4_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr_dummy, \ } #define GATE_IFRAO4_IGN(_id, _name, _parent, _shift) { \ .id = _id, \ .name = _name, \ .parent_name = _parent, \ .regs = &ifrao4_cg_regs, \ .shift = _shift, \ .ops = &mtk_clk_gate_ops_setclr_dummy, \ .flags = CLK_IGNORE_UNUSED, \ } static const struct mtk_gate ifrao_clks[] = { /* IFRAO0 */ GATE_IFRAO0(CLK_IFRAO_PMIC_TMR, "ifrao_pmic_tmr", "fpwrap_ulposc_ck"/* parent */, 0), GATE_IFRAO0(CLK_IFRAO_PMIC_AP, "ifrao_pmic_ap", "fpwrap_ulposc_ck"/* parent */, 1), GATE_IFRAO0(CLK_IFRAO_GCE, "ifrao_gce", "axi_ck"/* parent */, 8), GATE_IFRAO0(CLK_IFRAO_GCE2, "ifrao_gce2", "axi_ck"/* parent */, 9), GATE_IFRAO0(CLK_IFRAO_THERM, "ifrao_therm", "axi_ck"/* parent */, 10), GATE_IFRAO0(CLK_IFRAO_I2C0, "ifrao_i2c0", "i2c_ck"/* parent */, 11), GATE_IFRAO0(CLK_IFRAO_I2C1, "ifrao_i2c1", "i2c_ck"/* parent */, 12), GATE_IFRAO0(CLK_IFRAO_I2C2, "ifrao_i2c2", "i2c_ck"/* parent */, 13), GATE_IFRAO0(CLK_IFRAO_I2C3, "ifrao_i2c3", "i2c_ck"/* parent */, 14), GATE_IFRAO0(CLK_IFRAO_PWM_HCLK, "ifrao_pwm_hclk", "axi_ck"/* parent */, 15), GATE_IFRAO0(CLK_IFRAO_PWM1, "ifrao_pwm1", "pwm_ck"/* parent */, 16), GATE_IFRAO0(CLK_IFRAO_PWM2, "ifrao_pwm2", "pwm_ck"/* parent */, 17), GATE_IFRAO0(CLK_IFRAO_PWM3, "ifrao_pwm3", "pwm_ck"/* parent */, 18), GATE_IFRAO0(CLK_IFRAO_PWM4, "ifrao_pwm4", "pwm_ck"/* parent */, 19), GATE_IFRAO0(CLK_IFRAO_PWM, "ifrao_pwm", "pwm_ck"/* parent */, 21), GATE_IFRAO0(CLK_IFRAO_UART0, "ifrao_uart0", "fuart_ck"/* parent */, 22), GATE_IFRAO0(CLK_IFRAO_UART1, "ifrao_uart1", "fuart_ck"/* parent */, 23), GATE_IFRAO0(CLK_IFRAO_UART2, "ifrao_uart2", "fuart_ck"/* parent */, 24), GATE_IFRAO0(CLK_IFRAO_UART3, "ifrao_uart3", "fuart_ck"/* parent */, 25), GATE_IFRAO0(CLK_IFRAO_GCE_26M, "ifrao_gce_26m", "axi_ck"/* parent */, 27), GATE_IFRAO0(CLK_IFRAO_CQ_DMA_FPC, "ifrao_dma", "axi_ck"/* parent */, 28), GATE_IFRAO0(CLK_IFRAO_BTIF, "ifrao_btif", "axi_ck"/* parent */, 31), /* IFRAO1 */ GATE_IFRAO1(CLK_IFRAO_SPI0, "ifrao_spi0", "spi_ck"/* parent */, 1), GATE_IFRAO1(CLK_IFRAO_MSDC0, "ifrao_msdc0", "axi_ck"/* parent */, 2), GATE_IFRAO1(CLK_IFRAO_MSDC1, "ifrao_msdc1", "axi_ck"/* parent */, 4), GATE_IFRAO1(CLK_IFRAO_MSDC0_SRC, "ifrao_msdc0_clk", "msdc50_0_ck"/* parent */, 6), GATE_IFRAO1(CLK_IFRAO_AUXADC, "ifrao_auxadc", "f26m_ck"/* parent */, 10), GATE_IFRAO1(CLK_IFRAO_CPUM, "ifrao_cpum", "axi_ck"/* parent */, 11), GATE_IFRAO1(CLK_IFRAO_CCIF1_AP, "ifrao_ccif1_ap", "axi_ck"/* parent */, 12), GATE_IFRAO1(CLK_IFRAO_CCIF1_MD, "ifrao_ccif1_md", "axi_ck"/* parent */, 13), GATE_IFRAO1(CLK_IFRAO_MSDC1_SRC, "ifrao_msdc1_clk", "msdc30_1_ck"/* parent */, 16), GATE_IFRAO1(CLK_IFRAO_AP_DMA_PS, "ifrao_ap_dma_ps", "axi_ck"/* parent */, 18), GATE_IFRAO1(CLK_IFRAO_DEVICE_APC, "ifrao_dapc", "axi_ck"/* parent */, 20), GATE_IFRAO1(CLK_IFRAO_CCIF_AP, "ifrao_ccif_ap", "axi_ck"/* parent */, 23), GATE_IFRAO1(CLK_IFRAO_AUDIO, "ifrao_audio", "axi_ck"/* parent */, 25), GATE_IFRAO1(CLK_IFRAO_CCIF_MD, "ifrao_ccif_md", "axi_ck"/* parent */, 26), GATE_IFRAO1(CLK_IFRAO_DXCC_SEC_CORE, "ifrao_secore", "dxcc_ck"/* parent */, 27), /* IFRAO2 */ GATE_IFRAO2(CLK_IFRAO_APDMA, "ifrao_apdma", "apdma_pseudo"/* parent */, 31), /* IFRAO3 */ GATE_IFRAO3(CLK_IFRAO_SSUSB, "ifrao_ssusb", "fusb_ck"/* parent */, 1), GATE_IFRAO3(CLK_IFRAO_DISP_PWM, "ifrao_disp_pwm", "fdisp_pwm_ck"/* parent */, 2), GATE_IFRAO3(CLK_IFRAO_DPMAIF, "ifrao_dpmaif_ck", "axi_ck"/* parent */, 3), GATE_IFRAO3(CLK_IFRAO_AUDIO_26M_BCLK, "ifrao_audio26m", "f26m_ck"/* parent */, 4), GATE_IFRAO3(CLK_IFRAO_SPI1, "ifrao_spi1", "spi_ck"/* parent */, 6), GATE_IFRAO3(CLK_IFRAO_I2C4, "ifrao_i2c4", "i2c_ck"/* parent */, 7), GATE_IFRAO3(CLK_IFRAO_SPI2, "ifrao_spi2", "spi_ck"/* parent */, 9), GATE_IFRAO3(CLK_IFRAO_SPI3, "ifrao_spi3", "spi_ck"/* parent */, 10), GATE_IFRAO3(CLK_IFRAO_UNIPRO_SYSCLK, "ifrao_unipro_sysclk", "ufs_ck"/* parent */, 11), GATE_IFRAO3(CLK_IFRAO_UFS_MP_SAP_BCLK, "ifrao_ufs_bclk", "f26m_ck"/* parent */, 13), GATE_IFRAO3(CLK_IFRAO_I2C5, "ifrao_i2c5", "i2c_ck"/* parent */, 18), GATE_IFRAO3(CLK_IFRAO_I2C5_ARBITER, "ifrao_i2c5a", "i2c_ck"/* parent */, 19), GATE_IFRAO3(CLK_IFRAO_I2C5_IMM, "ifrao_i2c5_imm", "i2c_ck"/* parent */, 20), GATE_IFRAO3(CLK_IFRAO_I2C1_ARBITER, "ifrao_i2c1a", "i2c_ck"/* parent */, 21), GATE_IFRAO3(CLK_IFRAO_I2C1_IMM, "ifrao_i2c1_imm", "i2c_ck"/* parent */, 22), GATE_IFRAO3(CLK_IFRAO_I2C2_ARBITER, "ifrao_i2c2a", "i2c_ck"/* parent */, 23), GATE_IFRAO3(CLK_IFRAO_I2C2_IMM, "ifrao_i2c2_imm", "i2c_ck"/* parent */, 24), GATE_IFRAO3(CLK_IFRAO_SPI4, "ifrao_spi4", "spi_ck"/* parent */, 25), GATE_IFRAO3(CLK_IFRAO_SPI5, "ifrao_spi5", "spi_ck"/* parent */, 26), GATE_IFRAO3(CLK_IFRAO_CQ_DMA, "ifrao_cq_dma", "axi_ck"/* parent */, 27), GATE_IFRAO3(CLK_IFRAO_UFS, "ifrao_ufs", "ufs_ck"/* parent */, 28), GATE_IFRAO3(CLK_IFRAO_AES, "ifrao_aes", "aes_ufsfde_ck"/* parent */, 29), GATE_IFRAO3(CLK_IFRAO_SSUSB_XHCI, "ifrao_ssusb_xhci", "fssusb_xhci_ck"/* parent */, 31), /* IFRAO4 */ GATE_IFRAO4(CLK_IFRAO_MSDC0_SELF, "ifrao_msdc0sf", "msdc50_0_ck"/* parent */, 0), GATE_IFRAO4(CLK_IFRAO_MSDC1_SELF, "ifrao_msdc1sf", "msdc50_0_ck"/* parent */, 1), GATE_IFRAO4(CLK_IFRAO_MSDC2_SELF, "ifrao_msdc2sf", "msdc50_0_ck"/* parent */, 2), GATE_IFRAO4(CLK_IFRAO_I2C6, "ifrao_i2c6", "i2c_ck"/* parent */, 6), GATE_IFRAO4(CLK_IFRAO_AP_MSDC0, "ifrao_ap_msdc0", "axi_ck"/* parent */, 7), GATE_IFRAO4(CLK_IFRAO_MD_MSDC0, "ifrao_md_msdc0", "axi_ck"/* parent */, 8), GATE_IFRAO4_IGN(CLK_IFRAO_CCIF5_AP, "ifrao_ccif5_ap", "axi_ck"/* parent */, 9), GATE_IFRAO4_IGN(CLK_IFRAO_CCIF5_MD, "ifrao_ccif5_md", "axi_ck"/* parent */, 10), GATE_IFRAO4_IGN(CLK_IFRAO_CCIF2_AP, "ifrao_ccif2_ap", "axi_ck"/* parent */, 16), GATE_IFRAO4_IGN(CLK_IFRAO_CCIF2_MD, "ifrao_ccif2_md", "axi_ck"/* parent */, 17), GATE_IFRAO4(CLK_IFRAO_I2C7, "ifrao_i2c7", "i2c_ck"/* parent */, 22), GATE_IFRAO4(CLK_IFRAO_I2C8, "ifrao_i2c8", "i2c_ck"/* parent */, 23), GATE_IFRAO4(CLK_IFRAO_FBIST2FPC, "ifrao_fbist2fpc", "msdc50_0_ck"/* parent */, 24), GATE_IFRAO4_DUMMY(CLK_IFRAO_DEVICE_APC_SYNC, "ifrao_dapc_sync", "axi_ck"/* parent */, 25), GATE_IFRAO4(CLK_IFRAO_DPMAIF_MAIN, "ifrao_dpmaif_main", "dpmaif_main_ck"/* parent */, 26), GATE_IFRAO4_IGN(CLK_IFRAO_CCIF4_AP, "ifrao_ccif4_ap", "axi_ck"/* parent */, 28), GATE_IFRAO4_IGN(CLK_IFRAO_CCIF4_MD, "ifrao_ccif4_md", "axi_ck"/* parent */, 29), GATE_IFRAO4(CLK_IFRAO_SPI6_CK, "ifrao_spi6_ck", "spi_ck"/* parent */, 30), GATE_IFRAO4(CLK_IFRAO_SPI7_CK, "ifrao_spi7_ck", "spi_ck"/* parent */, 31), }; #define MT6893_PLL_FMAX (3800UL * MHZ) #define MT6893_PLL_FMIN (1500UL * MHZ) #define MT6893_INTEGER_BITS 8 #if MT_CCF_PLL_DISABLE #define PLL_CFLAGS PLL_AO #else #define PLL_CFLAGS (0) #endif #define PLL(_id, _name, _reg, _en_reg, _en_mask, _pll_en_bit, \ _pwr_reg, _flags, _rst_bar_mask, \ _pd_reg, _pd_shift, _tuner_reg, \ _tuner_en_reg, _tuner_en_bit, \ _pcw_reg, _pcw_shift, _pcwbits) { \ .id = _id, \ .name = _name, \ .reg = _reg, \ .en_reg = _en_reg, \ .en_mask = _en_mask, \ .pll_en_bit = _pll_en_bit, \ .pwr_reg = _pwr_reg, \ .flags = (_flags | PLL_CFLAGS | EN_BIT_CTRL), \ .rst_bar_mask = _rst_bar_mask, \ .fmax = MT6893_PLL_FMAX, \ .fmin = MT6893_PLL_FMIN, \ .pd_reg = _pd_reg, \ .pd_shift = _pd_shift, \ .tuner_reg = _tuner_reg, \ .tuner_en_reg = _tuner_en_reg, \ .tuner_en_bit = _tuner_en_bit, \ .pcw_reg = _pcw_reg, \ .pcw_shift = _pcw_shift, \ .pcwbits = _pcwbits, \ .pcwibits = MT6893_INTEGER_BITS, \ } static const struct mtk_pll_data apmixed_plls[] = { PLL(CLK_APMIXED_ARMPLL_LL, "armpll_ll", ARMPLL_LL_CON0/*base*/, ARMPLL_LL_CON0, 0, 0/*en*/, ARMPLL_LL_CON3/*pwr*/, PLL_AO, BIT(0)/*rstb*/, 0x020c, 24/*pd*/, 0, 0, 0/*tuner*/, ARMPLL_LL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_ARMPLL_BL0, "armpll_bl0", ARMPLL_BL0_CON0/*base*/, ARMPLL_BL0_CON0, 0, 0/*en*/, ARMPLL_BL0_CON3/*pwr*/, PLL_AO, BIT(0)/*rstb*/, 0x021c, 24/*pd*/, 0, 0, 0/*tuner*/, ARMPLL_BL0_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_ARMPLL_BL1, "armpll_bl1", ARMPLL_BL1_CON0/*base*/, ARMPLL_BL1_CON0, 0, 0/*en*/, ARMPLL_BL1_CON3/*pwr*/, PLL_AO, BIT(0)/*rstb*/, 0x022c, 24/*pd*/, 0, 0, 0/*tuner*/, ARMPLL_BL1_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_ARMPLL_BL2, "armpll_bl2", ARMPLL_BL2_CON0/*base*/, ARMPLL_BL2_CON0, 0, 0/*en*/, ARMPLL_BL2_CON3/*pwr*/, PLL_AO, BIT(0)/*rstb*/, 0x023c, 24/*pd*/, 0, 0, 0/*tuner*/, ARMPLL_BL2_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_ARMPLL_BL3, "armpll_bl3", ARMPLL_BL3_CON0/*base*/, ARMPLL_BL3_CON0, 0, 0/*en*/, ARMPLL_BL3_CON3/*pwr*/, PLL_AO, BIT(0)/*rstb*/, 0x024c, 24/*pd*/, 0, 0, 0/*tuner*/, ARMPLL_BL3_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_CCIPLL, "ccipll", CCIPLL_CON0/*base*/, CCIPLL_CON0, 0, 0/*en*/, CCIPLL_CON3/*pwr*/, PLL_AO, BIT(0)/*rstb*/, 0x025c, 24/*pd*/, 0, 0, 0/*tuner*/, CCIPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_MAINPLL, "mainpll", MAINPLL_CON0/*base*/, MAINPLL_CON0, 0xff000000, 0/*en*/, MAINPLL_CON3/*pwr*/, HAVE_RST_BAR | PLL_AO, BIT(23)/*rstb*/, 0x0344, 24/*pd*/, 0, 0, 0/*tuner*/, MAINPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_UNIVPLL, "univpll", UNIVPLL_CON0/*base*/, UNIVPLL_CON0, 0xff000000, 0/*en*/, UNIVPLL_CON3/*pwr*/, HAVE_RST_BAR, BIT(23)/*rstb*/, 0x030c, 24/*pd*/, 0, 0, 0/*tuner*/, UNIVPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_MSDCPLL, "msdcpll", MSDCPLL_CON0/*base*/, MSDCPLL_CON0, 0, 0/*en*/, MSDCPLL_CON3/*pwr*/, 0, BIT(0)/*rstb*/, 0x0354, 24/*pd*/, 0, 0, 0/*tuner*/, MSDCPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_MMPLL, "mmpll", MMPLL_CON0/*base*/, MMPLL_CON0, 0xff000000, 0/*en*/, MMPLL_CON3/*pwr*/, HAVE_RST_BAR, BIT(23)/*rstb*/, 0x0364, 24/*pd*/, 0, 0, 0/*tuner*/, MMPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_ADSPPLL, "adsppll", ADSPPLL_CON0/*base*/, ADSPPLL_CON0, 0, 0/*en*/, ADSPPLL_CON3/*pwr*/, 0, BIT(0)/*rstb*/, 0x0374, 24/*pd*/, 0, 0, 0/*tuner*/, ADSPPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_MFGPLL, "mfgpll", MFGPLL_CON0/*base*/, MFGPLL_CON0, 0, 0/*en*/, MFGPLL_CON3/*pwr*/, 0, BIT(0)/*rstb*/, 0x026c, 24/*pd*/, 0, 0, 0/*tuner*/, MFGPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_TVDPLL, "tvdpll", TVDPLL_CON0/*base*/, TVDPLL_CON0, 0, 0/*en*/, TVDPLL_CON3/*pwr*/, 0, BIT(0)/*rstb*/, 0x0384, 24/*pd*/, 0, 0, 0/*tuner*/, TVDPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_APLL1, "apll1", APLL1_CON0/*base*/, APLL1_CON0, 0, 0/*en*/, APLL1_CON4/*pwr*/, 0, BIT(0)/*rstb*/, 0x031c, 24/*pd*/, APLL1_TUNER_CON0, AP_PLL_CON3, 0/*tuner*/, APLL1_CON2, 0, 32/*pcw*/), PLL(CLK_APMIXED_APLL2, "apll2", APLL2_CON0/*base*/, APLL2_CON0, 0, 0/*en*/, APLL2_CON4/*pwr*/, 0, BIT(0)/*rstb*/, 0x0330, 24/*pd*/, APLL2_TUNER_CON0, AP_PLL_CON3, 5/*tuner*/, APLL2_CON2, 0, 32/*pcw*/), PLL(CLK_APMIXED_MPLL, "mpll", MPLL_CON0/*base*/, MPLL_CON0, 0, 0/*en*/, MPLL_CON3/*pwr*/, PLL_AO, BIT(0)/*rstb*/, 0x0394, 24/*pd*/, 0, 0, 0/*tuner*/, MPLL_CON1, 0, 22/*pcw*/), PLL(CLK_APMIXED_APUPLL, "apupll", APUPLL_CON0/*base*/, APUPLL_CON0, 0, 0/*en*/, APUPLL_CON3/*pwr*/, 0, BIT(0)/*rstb*/, 0x03a4, 24/*pd*/, 0, 0, 0/*tuner*/, APUPLL_CON1, 0, 22/*pcw*/), }; static int clk_mt6893_pll_registration(enum subsys_id id, const struct mtk_pll_data *plls, struct platform_device *pdev, int num_plls) { struct clk_onecell_data *clk_data; int r; struct device_node *node = pdev->dev.of_node; void __iomem *base; struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); #if MT_CCF_BRINGUP pr_notice("%s init begin\n", __func__); #endif if (id < 0 || id >= PLL_SYS_NUM) { pr_notice("%s init invalid id(%d)\n", __func__, id); return 0; } base = devm_ioremap_resource(&pdev->dev, res); if (IS_ERR(base)) { pr_err("%s(): ioremap failed\n", __func__); return PTR_ERR(base); } clk_data = mtk_alloc_clk_data(num_plls); mtk_clk_register_plls(node, plls, num_plls, clk_data); r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); if (r) pr_err("%s(): could not register clock provider: %d\n", __func__, r); plls_data[id] = plls; plls_base[id] = base; #if MT_CCF_BRINGUP pr_notice("%s init end\n", __func__); #endif return r; } static int clk_mt6893_apmixed_probe(struct platform_device *pdev) { return clk_mt6893_pll_registration(APMIXEDSYS, apmixed_plls, pdev, ARRAY_SIZE(apmixed_plls)); } static int clk_mt6893_ifrao_probe(struct platform_device *pdev) { struct clk_onecell_data *clk_data; struct device_node *node = pdev->dev.of_node; int r = 0; #if MT_CCF_BRINGUP pr_notice("%s init begin\n", __func__); #endif clk_data = mtk_alloc_clk_data(CLK_IFRAO_NR_CLK); if (!clk_data) return -ENOMEM; r = mtk_clk_register_gates(node, ifrao_clks, CLK_IFRAO_NR_CLK, clk_data); if (r) { dev_err(&pdev->dev, "could not register clock gates: %s: %d\n", pdev->name, r); return r; } r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); if (r) pr_err("%s(): could not register clock provider: %d\n", __func__, r); #if MT_CCF_BRINGUP pr_notice("%s init end\n", __func__); #endif return r; } static int clk_mt6893_top_probe(struct platform_device *pdev) { struct clk_onecell_data *clk_data; int r; struct device_node *node = pdev->dev.of_node; void __iomem *base; struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); #if MT_CCF_BRINGUP pr_notice("%s init begin\n", __func__); #endif base = devm_ioremap_resource(&pdev->dev, res); if (IS_ERR(base)) { pr_err("%s(): ioremap failed\n", __func__); return PTR_ERR(base); } clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK); mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data); mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes), node, &mt6893_clk_lock, clk_data); mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs), base, &mt6893_clk_lock, clk_data); mtk_clk_register_composites(top_composites, ARRAY_SIZE(top_composites), base, &mt6893_clk_lock, clk_data); r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data); if (r) pr_err("%s(): could not register clock provider: %d\n", __func__, r); #if MT_CCF_BRINGUP pr_notice("%s init end\n", __func__); #endif return r; } /* for suspend LDVT only */ static void pll_force_off_internal(const struct mtk_pll_data *plls, void __iomem *base) { void __iomem *rst_reg, *en_reg, *pwr_reg; for (; plls->name; plls++) { /* do not pwrdn the AO PLLs */ if ((plls->flags & PLL_AO) == PLL_AO) continue; if ((plls->flags & HAVE_RST_BAR) == HAVE_RST_BAR) { rst_reg = base + plls->en_reg; writel(readl(rst_reg) & ~plls->rst_bar_mask, rst_reg); } en_reg = base + plls->en_reg; pwr_reg = base + plls->pwr_reg; writel(readl(en_reg) & ~plls->en_mask, en_reg); writel(readl(pwr_reg) | (0x2), pwr_reg); writel(readl(pwr_reg) & ~(0x1), pwr_reg); } } void pll_force_off(void) { int i; for (i = 0; i < PLL_SYS_NUM; i++) pll_force_off_internal(plls_data[i], plls_base[i]); } EXPORT_SYMBOL(pll_force_off); static const struct of_device_id of_match_clk_mt6893[] = { { .compatible = "mediatek,mt6893-apmixedsys", .data = clk_mt6893_apmixed_probe, }, { .compatible = "mediatek,mt6893-infracfg_ao", .data = clk_mt6893_ifrao_probe, }, { .compatible = "mediatek,mt6893-topckgen", .data = clk_mt6893_top_probe, }, { /* sentinel */ } }; static int clk_mt6893_probe(struct platform_device *pdev) { int (*clk_probe)(struct platform_device *pd); int r; clk_probe = of_device_get_match_data(&pdev->dev); if (!clk_probe) return -EINVAL; r = clk_probe(pdev); if (r) dev_err(&pdev->dev, "could not register clock provider: %s: %d\n", pdev->name, r); return r; } static struct platform_driver clk_mt6893_drv = { .probe = clk_mt6893_probe, .driver = { .name = "clk-mt6893", .owner = THIS_MODULE, .of_match_table = of_match_clk_mt6893, }, }; static int __init clk_mt6893_init(void) { return platform_driver_register(&clk_mt6893_drv); } static void __exit clk_mt6893_exit(void) { platform_driver_unregister(&clk_mt6893_drv); } postcore_initcall_sync(clk_mt6893_init); module_exit(clk_mt6893_exit); MODULE_LICENSE("GPL");