c05564c4d8
Android 13
2107 lines
70 KiB
C
Executable file
2107 lines
70 KiB
C
Executable file
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Copyright (c) 2019 MediaTek Inc.
|
|
*/
|
|
#include "cmdq_reg.h"
|
|
#include "mdp_common.h"
|
|
#ifdef CMDQ_MET_READY
|
|
#include <linux/met_drv.h>
|
|
#endif
|
|
#include <linux/slab.h>
|
|
#ifdef COFNIG_MTK_IOMMU
|
|
#include "mtk_iommu.h"
|
|
#elif defined(CONFIG_MTK_M4U)
|
|
#include "m4u.h"
|
|
#endif
|
|
|
|
#ifdef CMDQ_SECURE_PATH_SUPPORT
|
|
#include <cmdq-sec-iwc-common.h>
|
|
#endif
|
|
|
|
#ifdef CONFIG_MTK_SMI_EXT
|
|
#include <mmdvfs_pmqos.h>
|
|
#include "smi_public.h"
|
|
#include "smi_port.h"
|
|
|
|
#include <dt-bindings/memory/mt6853-larb-port.h>
|
|
|
|
/* mdp */
|
|
struct mm_qos_request mdp_rdma0_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mdp_rdma1_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mdp_wrot0_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mdp_wrot1_request[MDP_TOTAL_THREAD];
|
|
/* isp */
|
|
struct mm_qos_request imgi_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request imgbi_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request dmgi_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request depi_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request ice_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request smti_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request smto_d2_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request smto_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request crzo_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request img3o_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request vipi_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request smti_d5_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request timgo_d1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request ufbc_w0_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request ufbc_r0_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request imgi_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request imgbi_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request dmgi_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request depi_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request ice_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request smti_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request smto_d2_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request smto_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request crzo_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request img3o_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request vipi_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request smti_d5_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request timgo_d1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request ufbc_w0_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request ufbc_r0_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma0_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma2_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma3_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma4_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma5_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_wdma0_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_wdma1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma0_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma2_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma3_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma4_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_rdma5_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_wdma0_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request mfb_wdma1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request wpe_rdma1_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request wpe_rdma0_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request wpe_wdma_mdp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request wpe_rdma1_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request wpe_rdma0_disp_request[MDP_TOTAL_THREAD];
|
|
struct mm_qos_request wpe_wdma_disp_request[MDP_TOTAL_THREAD];
|
|
|
|
uint32_t cmdq_mdp_translate_port(uint32_t engineId)
|
|
{
|
|
switch (engineId) {
|
|
case CMDQ_ENG_MDP_RDMA0:
|
|
return M4U_PORT_L2_MDP_RDMA0;
|
|
case CMDQ_ENG_MDP_RDMA1:
|
|
return M4U_PORT_L2_MDP_RDMA1;
|
|
case CMDQ_ENG_MDP_WROT0:
|
|
return M4U_PORT_L2_MDP_WROT0;
|
|
case CMDQ_ENG_MDP_WROT1:
|
|
return M4U_PORT_L2_MDP_WROT1;
|
|
}
|
|
|
|
if (engineId != CMDQ_ENG_MDP_CAMIN
|
|
&& engineId != CMDQ_ENG_MDP_CAMIN2)
|
|
CMDQ_ERR("pmqos invalid engineId %d\n", engineId);
|
|
return 0;
|
|
}
|
|
|
|
struct mm_qos_request *cmdq_mdp_get_request(uint32_t thread_id, uint32_t port)
|
|
{
|
|
if (!port)
|
|
return NULL;
|
|
|
|
switch (port) {
|
|
case M4U_PORT_L2_MDP_RDMA0:
|
|
return &mdp_rdma0_request[thread_id];
|
|
case M4U_PORT_L2_MDP_RDMA1:
|
|
return &mdp_rdma1_request[thread_id];
|
|
case M4U_PORT_L2_MDP_WROT0:
|
|
return &mdp_wrot0_request[thread_id];
|
|
case M4U_PORT_L2_MDP_WROT1:
|
|
return &mdp_wrot1_request[thread_id];
|
|
case M4U_PORT_L9_IMG_IMGI_D1:
|
|
return &imgi_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_IMGBI_D1:
|
|
return &imgbi_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_DMGI_D1:
|
|
return &dmgi_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_DEPI_D1:
|
|
return &depi_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_ICE_D1:
|
|
return &ice_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_SMTI_D1:
|
|
return &smti_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_SMTO_D2:
|
|
return &smto_d2_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_SMTO_D1:
|
|
return &smto_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_CRZO_D1:
|
|
return &crzo_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_IMG3O_D1:
|
|
return &img3o_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_VIPI_D1:
|
|
return &vipi_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_SMTI_D5:
|
|
return &smti_d5_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_TIMGO_D1:
|
|
return &timgo_d1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_UFBC_W0:
|
|
return &ufbc_w0_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_UFBC_R0:
|
|
return &ufbc_r0_mdp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_IMGI_D1:
|
|
return &imgi_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_IMGBI_D1:
|
|
return &imgbi_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_DMGI_D1:
|
|
return &dmgi_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_DEPI_D1:
|
|
return &depi_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_ICE_D1:
|
|
return &ice_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_SMTI_D1:
|
|
return &smti_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_SMTO_D2:
|
|
return &smto_d2_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_SMTO_D1:
|
|
return &smto_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_CRZO_D1:
|
|
return &crzo_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_IMG3O_D1:
|
|
return &img3o_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_VIPI_D1:
|
|
return &vipi_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_SMTI_D5:
|
|
return &smti_d5_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_TIMGO_D1:
|
|
return &timgo_d1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_UFBC_W0:
|
|
return &ufbc_w0_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_UFBC_R0:
|
|
return &ufbc_r0_disp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_MFB_RDMA0:
|
|
return &mfb_rdma0_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_MFB_RDMA1:
|
|
return &mfb_rdma1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_MFB_RDMA2:
|
|
return &mfb_rdma2_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_MFB_RDMA3:
|
|
return &mfb_rdma3_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_MFB_RDMA4:
|
|
return &mfb_rdma4_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_MFB_RDMA5:
|
|
return &mfb_rdma5_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_MFB_WDMA0:
|
|
return &mfb_wdma0_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_MFB_WDMA1:
|
|
return &mfb_wdma1_mdp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_MFB_RDMA0:
|
|
return &mfb_rdma0_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_MFB_RDMA1:
|
|
return &mfb_rdma1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_MFB_RDMA2:
|
|
return &mfb_rdma2_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_MFB_RDMA3:
|
|
return &mfb_rdma3_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_MFB_RDMA4:
|
|
return &mfb_rdma4_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_MFB_RDMA5:
|
|
return &mfb_rdma5_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_MFB_WDMA0:
|
|
return &mfb_wdma0_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_MFB_WDMA1:
|
|
return &mfb_wdma1_disp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_WPE_RDMA1:
|
|
return &wpe_rdma1_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_WPE_RDMA0:
|
|
return &wpe_rdma0_mdp_request[thread_id];
|
|
case M4U_PORT_L9_IMG_WPE_WDMA:
|
|
return &wpe_wdma_mdp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_WPE_RDMA1:
|
|
return &wpe_rdma1_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_WPE_RDMA0:
|
|
return &wpe_rdma0_disp_request[thread_id];
|
|
case M4U_PORT_L11_IMG_WPE_WDMA:
|
|
return &wpe_wdma_disp_request[thread_id];
|
|
}
|
|
|
|
CMDQ_ERR("pmqos invalid port%d\n", port);
|
|
return NULL;
|
|
}
|
|
|
|
void cmdq_mdp_init_pmqos_mdp(s32 index, struct plist_head *owner_list)
|
|
{
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mdp_rdma0_request[index], M4U_PORT_L2_MDP_RDMA0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mdp_rdma1_request[index], M4U_PORT_L2_MDP_RDMA1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mdp_wrot0_request[index], M4U_PORT_L2_MDP_WROT0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mdp_wrot1_request[index], M4U_PORT_L2_MDP_WROT1);
|
|
}
|
|
|
|
void cmdq_mdp_init_pmqos_isp(s32 index, struct plist_head *owner_list)
|
|
{
|
|
mm_qos_add_request(&owner_list[index],
|
|
&imgi_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_IMGI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&imgbi_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_IMGBI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&dmgi_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_DMGI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&depi_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_DEPI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&ice_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_ICE_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&smti_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_SMTI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&smto_d2_mdp_request[index],
|
|
M4U_PORT_L9_IMG_SMTO_D2);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&smto_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_SMTO_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&crzo_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_CRZO_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&img3o_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_IMG3O_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&vipi_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_VIPI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&smti_d5_mdp_request[index],
|
|
M4U_PORT_L9_IMG_SMTI_D5);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&timgo_d1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_TIMGO_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&ufbc_w0_mdp_request[index],
|
|
M4U_PORT_L9_IMG_UFBC_W0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&ufbc_r0_mdp_request[index],
|
|
M4U_PORT_L9_IMG_UFBC_R0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&imgi_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_IMGI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&imgbi_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_IMGBI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&dmgi_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_DMGI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&depi_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_DEPI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&ice_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_ICE_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&smti_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_SMTI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&smto_d2_disp_request[index],
|
|
M4U_PORT_L11_IMG_SMTO_D2);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&smto_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_SMTO_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&crzo_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_CRZO_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&img3o_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_IMG3O_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&vipi_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_VIPI_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&smti_d5_disp_request[index],
|
|
M4U_PORT_L11_IMG_SMTI_D5);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&timgo_d1_disp_request[index],
|
|
M4U_PORT_L11_IMG_TIMGO_D1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&ufbc_w0_disp_request[index],
|
|
M4U_PORT_L11_IMG_UFBC_W0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&ufbc_r0_disp_request[index],
|
|
M4U_PORT_L11_IMG_UFBC_R0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma0_mdp_request[index],
|
|
M4U_PORT_L9_IMG_MFB_RDMA0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_MFB_RDMA1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma2_mdp_request[index],
|
|
M4U_PORT_L9_IMG_MFB_RDMA2);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma3_mdp_request[index],
|
|
M4U_PORT_L9_IMG_MFB_RDMA3);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma4_mdp_request[index],
|
|
M4U_PORT_L9_IMG_MFB_RDMA4);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma5_mdp_request[index],
|
|
M4U_PORT_L9_IMG_MFB_RDMA5);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_wdma0_mdp_request[index],
|
|
M4U_PORT_L9_IMG_MFB_WDMA0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_wdma1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_MFB_WDMA1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma0_disp_request[index],
|
|
M4U_PORT_L11_IMG_MFB_RDMA0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma1_disp_request[index],
|
|
M4U_PORT_L11_IMG_MFB_RDMA1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma2_disp_request[index],
|
|
M4U_PORT_L11_IMG_MFB_RDMA2);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma3_disp_request[index],
|
|
M4U_PORT_L11_IMG_MFB_RDMA3);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma4_disp_request[index],
|
|
M4U_PORT_L11_IMG_MFB_RDMA4);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_rdma5_disp_request[index],
|
|
M4U_PORT_L11_IMG_MFB_RDMA5);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_wdma0_disp_request[index],
|
|
M4U_PORT_L11_IMG_MFB_WDMA0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&mfb_wdma1_disp_request[index],
|
|
M4U_PORT_L11_IMG_MFB_WDMA1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&wpe_rdma1_mdp_request[index],
|
|
M4U_PORT_L9_IMG_WPE_RDMA1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&wpe_rdma0_mdp_request[index],
|
|
M4U_PORT_L9_IMG_WPE_RDMA0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&wpe_wdma_mdp_request[index],
|
|
M4U_PORT_L9_IMG_WPE_WDMA);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&wpe_rdma1_disp_request[index],
|
|
M4U_PORT_L11_IMG_WPE_RDMA1);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&wpe_rdma0_disp_request[index],
|
|
M4U_PORT_L11_IMG_WPE_RDMA0);
|
|
mm_qos_add_request(&owner_list[index],
|
|
&wpe_wdma_disp_request[index],
|
|
M4U_PORT_L11_IMG_WPE_WDMA);
|
|
}
|
|
#endif /* CONFIG_MTK_SMI_EXT */
|
|
|
|
#ifdef CONFIG_MTK_IOMMU_V2
|
|
#include <mach/mt_iommu.h>
|
|
#include "mach/pseudo_m4u.h"
|
|
#endif
|
|
|
|
#include "mdp_cmdq_device.h"
|
|
struct CmdqMdpModuleBaseVA {
|
|
long MDP_RDMA0;
|
|
long MDP_RDMA1;
|
|
long MDP_HDR0;
|
|
long MDP_COLOR0;
|
|
long MDP_AAL0;
|
|
long MDP_AAL1;
|
|
long MDP_RSZ0;
|
|
long MDP_RSZ1;
|
|
long MDP_TDSHP0;
|
|
long MDP_TDSHP1;
|
|
long MDP_WROT0;
|
|
long MDP_WROT1;
|
|
long VENC;
|
|
long MM_MUTEX;
|
|
};
|
|
static struct CmdqMdpModuleBaseVA gCmdqMdpModuleBaseVA;
|
|
|
|
struct mdp_base_pa {
|
|
u32 aal0;
|
|
u32 aal1;
|
|
u32 hdr0;
|
|
};
|
|
static struct mdp_base_pa mdp_module_pa;
|
|
|
|
struct CmdqMdpModuleClock {
|
|
struct clk *clk_APB;
|
|
struct clk *clk_MDP_MUTEX0;
|
|
struct clk *clk_IMG_DL_ASYNC0;
|
|
struct clk *clk_IMG_DL_ASYNC1;
|
|
struct clk *clk_IMG0_IMG_DL_ASYNC0;
|
|
struct clk *clk_IMG0_IMG_DL_ASYNC1;
|
|
struct clk *clk_IMG0_IMG_DL_RELAY0_ASYNC0;
|
|
struct clk *clk_IMG0_IMG_DL_RELAY1_ASYNC1;
|
|
struct clk *clk_MDP_RDMA0;
|
|
struct clk *clk_MDP_RDMA1;
|
|
struct clk *clk_MDP_HDR0;
|
|
struct clk *clk_MDP_COLOR0;
|
|
struct clk *clk_MDP_AAL0;
|
|
struct clk *clk_MDP_AAL1;
|
|
struct clk *clk_MDP_RSZ0;
|
|
struct clk *clk_MDP_RSZ1;
|
|
struct clk *clk_MDP_TDSHP0;
|
|
struct clk *clk_MDP_TDSHP1;
|
|
struct clk *clk_MDP_WROT0;
|
|
struct clk *clk_MDP_WROT1;
|
|
};
|
|
static struct CmdqMdpModuleClock gCmdqMdpModuleClock;
|
|
#define IMP_ENABLE_MDP_HW_CLOCK(FN_NAME, HW_NAME) \
|
|
uint32_t cmdq_mdp_enable_clock_##FN_NAME(bool enable) \
|
|
{ \
|
|
return cmdq_dev_enable_device_clock(enable, \
|
|
gCmdqMdpModuleClock.clk_##HW_NAME, #HW_NAME "-clk"); \
|
|
}
|
|
#define IMP_MDP_HW_CLOCK_IS_ENABLE(FN_NAME, HW_NAME) \
|
|
bool cmdq_mdp_clock_is_enable_##FN_NAME(void) \
|
|
{ \
|
|
return cmdq_dev_device_clock_is_enable( \
|
|
gCmdqMdpModuleClock.clk_##HW_NAME); \
|
|
}
|
|
|
|
IMP_ENABLE_MDP_HW_CLOCK(APB, APB);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_MUTEX0, MDP_MUTEX0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(IMG_DL_ASYNC0, IMG_DL_ASYNC0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(IMG_DL_ASYNC1, IMG_DL_ASYNC1);
|
|
IMP_ENABLE_MDP_HW_CLOCK(IMG0_IMG_DL_ASYNC0, IMG0_IMG_DL_ASYNC0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(IMG0_IMG_DL_ASYNC1, IMG0_IMG_DL_ASYNC1);
|
|
IMP_ENABLE_MDP_HW_CLOCK(IMG0_IMG_DL_RELAY0_ASYNC0, IMG0_IMG_DL_RELAY0_ASYNC0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(IMG0_IMG_DL_RELAY1_ASYNC1, IMG0_IMG_DL_RELAY1_ASYNC1);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_RDMA0, MDP_RDMA0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_RDMA1, MDP_RDMA1);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_RSZ0, MDP_RSZ0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_RSZ1, MDP_RSZ1);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_HDR0, MDP_HDR0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_COLOR0, MDP_COLOR0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_WROT0, MDP_WROT0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_WROT1, MDP_WROT1);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_TDSHP0, MDP_TDSHP0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_TDSHP1, MDP_TDSHP1);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_AAL0, MDP_AAL0);
|
|
IMP_ENABLE_MDP_HW_CLOCK(MDP_AAL1, MDP_AAL1);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(APB, APB);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_MUTEX0, MDP_MUTEX0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(IMG_DL_ASYNC0, IMG_DL_ASYNC0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(IMG_DL_ASYNC1, IMG_DL_ASYNC1);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(IMG0_IMG_DL_ASYNC0, IMG0_IMG_DL_ASYNC0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(IMG0_IMG_DL_ASYNC1, IMG0_IMG_DL_ASYNC1);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(IMG0_IMG_DL_RELAY0_ASYNC0,
|
|
IMG0_IMG_DL_RELAY0_ASYNC0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(IMG0_IMG_DL_RELAY1_ASYNC1,
|
|
IMG0_IMG_DL_RELAY1_ASYNC1);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_RDMA0, MDP_RDMA0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_RDMA1, MDP_RDMA1);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_RSZ0, MDP_RSZ0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_RSZ1, MDP_RSZ1);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_HDR0, MDP_HDR0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_COLOR0, MDP_COLOR0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_WROT0, MDP_WROT0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_WROT1, MDP_WROT1);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_TDSHP0, MDP_TDSHP0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_TDSHP1, MDP_TDSHP1);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_AAL0, MDP_AAL0);
|
|
IMP_MDP_HW_CLOCK_IS_ENABLE(MDP_AAL1, MDP_AAL1);
|
|
#undef IMP_ENABLE_MDP_HW_CLOCK
|
|
#undef IMP_MDP_HW_CLOCK_IS_ENABLE
|
|
|
|
static const uint64_t gCmdqEngineGroupBits[CMDQ_MAX_GROUP_COUNT] = {
|
|
CMDQ_ENG_ISP_GROUP_BITS,
|
|
CMDQ_ENG_MDP_GROUP_BITS,
|
|
CMDQ_ENG_DPE_GROUP_BITS,
|
|
CMDQ_ENG_RSC_GROUP_BITS,
|
|
CMDQ_ENG_GEPF_GROUP_BITS,
|
|
CMDQ_ENG_WPE_GROUP_BITS,
|
|
CMDQ_ENG_EAF_GROUP_BITS,
|
|
CMDQ_ENG_OWE_GROUP_BITS,
|
|
CMDQ_ENG_MFB_GROUP_BITS,
|
|
CMDQ_ENG_FDVT_GROUP_BITS,
|
|
};
|
|
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_RDMA0(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_RDMA0;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_RDMA1(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_RDMA1;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_RSZ0(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_RSZ0;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_RSZ1(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_RSZ1;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_TDSHP0(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_TDSHP0;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_TDSHP1(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_TDSHP1;
|
|
}
|
|
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_COLOR0(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_COLOR0;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_WROT0(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_WROT0;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_WROT1(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_WROT1;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_AAL0(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_AAL0;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_AAL1(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_AAL1;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MDP_HDR0(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MDP_HDR0;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_VENC(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.VENC;
|
|
}
|
|
|
|
long cmdq_mdp_get_module_base_VA_MM_MUTEX(void)
|
|
{
|
|
return gCmdqMdpModuleBaseVA.MM_MUTEX;
|
|
}
|
|
|
|
#define MMSYS_CONFIG_BASE cmdq_mdp_get_module_base_VA_MMSYS_CONFIG()
|
|
#define MDP_RDMA0_BASE cmdq_mdp_get_module_base_VA_MDP_RDMA0()
|
|
#define MDP_RDMA1_BASE cmdq_mdp_get_module_base_VA_MDP_RDMA1()
|
|
#define MDP_AAL0_BASE cmdq_mdp_get_module_base_VA_MDP_AAL0()
|
|
#define MDP_AAL1_BASE cmdq_mdp_get_module_base_VA_MDP_AAL1()
|
|
#define MDP_HDR0_BASE cmdq_mdp_get_module_base_VA_MDP_HDR0()
|
|
#define MDP_RSZ0_BASE cmdq_mdp_get_module_base_VA_MDP_RSZ0()
|
|
#define MDP_RSZ1_BASE cmdq_mdp_get_module_base_VA_MDP_RSZ1()
|
|
#define MDP_TDSHP0_BASE cmdq_mdp_get_module_base_VA_MDP_TDSHP0()
|
|
#define MDP_TDSHP1_BASE cmdq_mdp_get_module_base_VA_MDP_TDSHP1()
|
|
#define MDP_COLOR0_BASE cmdq_mdp_get_module_base_VA_MDP_COLOR0()
|
|
#define MDP_WROT0_BASE cmdq_mdp_get_module_base_VA_MDP_WROT0()
|
|
#define MDP_WROT1_BASE cmdq_mdp_get_module_base_VA_MDP_WROT1()
|
|
#define VENC_BASE cmdq_mdp_get_module_base_VA_VENC()
|
|
#define MM_MUTEX_BASE cmdq_mdp_get_module_base_VA_MM_MUTEX()
|
|
|
|
struct RegDef {
|
|
int offset;
|
|
const char *name;
|
|
};
|
|
|
|
void cmdq_mdp_dump_mmsys_config(void)
|
|
{
|
|
int i = 0;
|
|
uint32_t value = 0;
|
|
|
|
static const struct RegDef configRegisters[] = {
|
|
{0x100, "MDPSYS_CG_CON0"},
|
|
{0x104, "MDPSYS_CG_SET0"},
|
|
{0x108, "MDPSYS_CG_CLR0"},
|
|
{0x110, "MDPSYS_CG_CON1"},
|
|
{0x114, "MDPSYS_CG_SET1"},
|
|
{0x118, "MDPSYS_CG_CLR1"},
|
|
{0x120, "MDPSYS_CG_CON2"},
|
|
{0x124, "MDPSYS_CG_SET2"},
|
|
{0x128, "MDPSYS_CG_CLR2"},
|
|
{0x130, "MDPSYS_CG_CON3"},
|
|
{0x134, "MDPSYS_CG_SET3"},
|
|
{0x138, "MDPSYS_CG_CLR3"},
|
|
{0x140, "MDPSYS_CG_CON4"},
|
|
{0x144, "MDPSYS_CG_SET4"},
|
|
{0x148, "MDPSYS_CG_CLR4"},
|
|
{0x1f4, "MDPSYS_PROC_TRACK_EMI_BUSY_CON"},
|
|
{0x240, "MDPSYS_APMCU_GALS_ctrl"},
|
|
{0x300, "MDPSYS_DEBUG_OUT_SEL"},
|
|
{0x804, "MDPSYS_SMI_BIST"},
|
|
{0x808, "MDPSYS_SMI_TX_IDLE"},
|
|
{0x8DC, "MDPSYS_SMI_LARB_GREQ"},
|
|
{0x8F0, "MDPSYS_HRT_WEIGHT_READ"},
|
|
{0x900, "MDPSYS_PWR_METER_CTL0"},
|
|
{0x904, "MDPSYS_PWR_METER_CTL1"},
|
|
{0x920, "MDP_DL_RELAY0_CFG_WD"},
|
|
{0x924, "MDP_DL_RELAY1_CFG_WD"},
|
|
{0x928, "MDP_DL_RELAY2_CFG_WD"},
|
|
{0x92c, "MDP_DL_RELAY3_CFG_WD"},
|
|
{0x930, "MDP_DL_RELAY0_CFG_RD"},
|
|
{0x934, "MDP_DL_RELAY1_CFG_RD"},
|
|
{0x938, "MDP_DL_RELAY2_CFG_RD"},
|
|
{0x93C, "MDP_DL_RELAY3_CFG_RD"},
|
|
{0x940, "MDP_DL_ASYNC_CFG_RD0"},
|
|
{0x948, "MDP_DL_ASYNC_CFG_RD1"},
|
|
{0x950, "MDP_DL_ASYNC1_CFG_RD0"},
|
|
{0x954, "MDP_DL_ASYNC1_CFG_RD1"},
|
|
{0x960, "MDP_DL_ASYNC2_CFG_RD0"},
|
|
{0x964, "MDP_DL_ASYNC2_CFG_RD1"},
|
|
{0x970, "MDP_DL_ASYNC3_CFG_RD0"},
|
|
{0x974, "MDP_DL_ASYNC3_CFG_RD1"},
|
|
{0xE00, "MDPSYS_BUF_UNDERRUN"},
|
|
{0xE04, "MDPSYS_BUF_UNDERRUN_ID"},
|
|
{0xF10, "ISP0_MOUT_EN"},
|
|
{0xF14, "ISP1_MOUT_EN"},
|
|
{0xF20, "MDP_RDMA0_MOUT_EN"},
|
|
{0xF24, "MDP_RDMA1_MOUT_EN"},
|
|
{0xF30, "MDP_PQ0_SEL_IN"},
|
|
{0xF34, "MDP_PQ1_SEL_IN"},
|
|
{0xF80, "MDP_PQ0_SOUT_SEL"},
|
|
{0xF84, "MDP_PQ1_SOUT_SEL"},
|
|
{0xF70, "MDP_WROT0_SEL_IN"},
|
|
{0xF74, "MDP_WROT1_SEL_IN"},
|
|
{0xFD0, "MDPSYS_MOUT_MASK0"},
|
|
{0xFD4, "MDPSYS_MOUT_MASK1"},
|
|
{0xFD8, "MDPSYS_MOUT_MASK2"},
|
|
{0xFE0, "MDPSYS_DL_VALID0"},
|
|
{0xFE4, "MDPSYS_DL_VALID1"},
|
|
{0xFE8, "MDPSYS_DL_VALID2"},
|
|
{0xFF0, "MDPSYS_DL_READY0"},
|
|
{0xFF4, "MDPSYS_DL_READY1"},
|
|
{0xFF8, "MDPSYS_DL_READY2"},
|
|
{0x0F0, "MMSYS_MISC"},
|
|
{0x0F4, "MDPSYS_MODULE_DBG"},
|
|
{0x304, "CFG_REG_MDP_AXI_ASIF_WD"},
|
|
{0x308, "CFG_REG_MDP_AXI_ASIF_RD"}
|
|
};
|
|
|
|
if (!MMSYS_CONFIG_BASE) {
|
|
CMDQ_ERR("mmsys not porting\n");
|
|
return;
|
|
}
|
|
|
|
for (i = 0; i < ARRAY_SIZE(configRegisters); i++) {
|
|
value = CMDQ_REG_GET32(MMSYS_CONFIG_BASE +
|
|
configRegisters[i].offset);
|
|
CMDQ_ERR("%s: 0x%08x\n", configRegisters[i].name, value);
|
|
}
|
|
|
|
/*DISP_MUTEX MOD*/
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x030);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX0_MOD0", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x034);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX0_MOD1", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x050);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX1_MOD0", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x054);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX1_MOD1", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x070);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX2_MOD0", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x074);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX2_MOD1", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x090);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX3_MOD0", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x094);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX3_MOD1", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x0B0);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX4_MOD0", value);
|
|
value = CMDQ_REG_GET32(MM_MUTEX_BASE + 0x0B4);
|
|
CMDQ_ERR("%s: 0x%08x\n", "MDP_MUTEX4_MOD1", value);
|
|
}
|
|
|
|
int32_t cmdq_mdp_reset_with_mmsys(const uint64_t engineToResetAgain)
|
|
{
|
|
long MMSYS_SW0_RST_B_REG = MMSYS_CONFIG_BASE + (0x700);
|
|
long MMSYS_SW1_RST_B_REG = MMSYS_CONFIG_BASE + (0x704);
|
|
int i = 0;
|
|
uint64_t reset_bits0 = 0ULL;
|
|
uint64_t reset_bits1 = 0ULL;
|
|
int engineResetBit[48] = {
|
|
CMDQ_ENG_MDP_RDMA0, /* bit 0 : MDP_RDMA0 */
|
|
CMDQ_ENG_MDP_TDSHP0, /* bit 1 : MDP_TDSHP0 */
|
|
CMDQ_ENG_MDP_CAMIN, /* bit 2 : img_dl_async0 */
|
|
CMDQ_ENG_MDP_CAMIN2, /* bit 3 : img_dl_async1 */
|
|
CMDQ_ENG_MDP_RDMA1, /* bit 4 : MDP_RDMA1 */
|
|
CMDQ_ENG_MDP_TDSHP1, /* bit 5 : MDP_TDSHP1 */
|
|
-1, /* bit 6 : smi0 */
|
|
-1, /* bit 7 : apb_bus */
|
|
CMDQ_ENG_MDP_WROT0, /* bit 8 : MDP_WROT0 */
|
|
CMDQ_ENG_MDP_RSZ0, /* bit 9 : MDP_RSZ0 */
|
|
CMDQ_ENG_MDP_HDR0, /* bit 10 : MDP_HDR0 */
|
|
-1, /* bit 11 : mdp_mutex0 */
|
|
CMDQ_ENG_MDP_WROT1, /* bit 12 : MDP_WROT1 */
|
|
CMDQ_ENG_MDP_RSZ1, /* bit 13 : MDP_RSZ1 */
|
|
-1, /* bit 14 : MDP_HDR1 */
|
|
-1, /* bit 15 : mdp_fake_eng0*/
|
|
CMDQ_ENG_MDP_AAL0, /* bit 16 : MDP_AAL0 */
|
|
CMDQ_ENG_MDP_AAL1, /* bit 17 : MDP_AAL1 */
|
|
CMDQ_ENG_MDP_COLOR0, /* bit 18 : MDP_COLOR0 */
|
|
-1, /* bit 19 : MDP_COLOR1 */
|
|
-1, /* bit 20 : empty20 */
|
|
-1, /* bit 21 : empty21 */
|
|
-1, /* bit 22 : empty22 */
|
|
-1, /* bit 23 : empty23 */
|
|
-1, /* bit 24 : empty24 */
|
|
-1, /* bit 25 : empty25 */
|
|
-1, /* bit 26 : empty26 */
|
|
-1, /* bit 27 : empty27 */
|
|
-1, /* bit 28 : empty28 */
|
|
-1, /* bit 29 : empty29 */
|
|
-1, /* bit 30 : empty30 */
|
|
-1, /* bit 31 : empty31 */
|
|
-1, /* bit 32 : empty32 */
|
|
-1, /* bit 33 : empty33 */
|
|
-1, /* bit 34 : empty34 */
|
|
-1, /* bit 35 : empty35 */
|
|
-1, /* bit 36 : empty36 */
|
|
-1, /* bit 37 : empty37 */
|
|
-1, /* bit 38 : empty38 */
|
|
-1, /* bit 39 : empty39 */
|
|
-1, /* bit 40 : empty40 */
|
|
-1, /* bit 41 : empty41 */
|
|
-1, /* bit 42 : empty42 */
|
|
-1, /* bit 43 : empty43 */
|
|
-1, /* bit 44 : empty44 */
|
|
-1, /* bit 45 : empty45 */
|
|
-1, /* bit 46 : empty46 */
|
|
-1, /* bit 47 : empty47 */
|
|
};
|
|
|
|
for (i = 0; i < 32; ++i) {
|
|
if (engineResetBit[i] < 0)
|
|
continue;
|
|
|
|
if (engineToResetAgain & (1LL << engineResetBit[i]))
|
|
reset_bits0 |= (1 << i);
|
|
}
|
|
for (i = 32; i < 48; ++i) {
|
|
if (engineResetBit[i] < 0)
|
|
continue;
|
|
|
|
if (engineToResetAgain & (1LL << engineResetBit[i]))
|
|
reset_bits1 |= (1ULL << i);
|
|
}
|
|
|
|
if (reset_bits0 != 0) {
|
|
/* 0: reset */
|
|
/* 1: not reset */
|
|
/* so we need to reverse the bits */
|
|
reset_bits0 = ~reset_bits0;
|
|
|
|
CMDQ_REG_SET32(MMSYS_SW0_RST_B_REG, reset_bits0);
|
|
CMDQ_REG_SET32(MMSYS_SW0_RST_B_REG, ~0);
|
|
/* This takes effect immediately, no need to poll state */
|
|
}
|
|
if (reset_bits1 != 0) {
|
|
/* 0: reset */
|
|
/* 1: not reset */
|
|
/* so we need to reverse the bits */
|
|
reset_bits1 = ~reset_bits1;
|
|
|
|
CMDQ_REG_SET32(MMSYS_SW1_RST_B_REG, reset_bits1);
|
|
CMDQ_REG_SET32(MMSYS_SW1_RST_B_REG, ~0);
|
|
/* This takes effect immediately, no need to poll state */
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
#ifdef COFNIG_MTK_IOMMU
|
|
mtk_iommu_callback_ret_t cmdq_TranslationFault_callback(
|
|
int port, unsigned int mva, void *data)
|
|
{
|
|
char dispatchModel[MDP_DISPATCH_KEY_STR_LEN] = "MDP";
|
|
|
|
CMDQ_ERR("================= [MDP M4U] Dump Begin ================\n");
|
|
CMDQ_ERR("[MDP M4U]fault call port=%d, mva=0x%x", port, mva);
|
|
|
|
cmdq_core_dump_tasks_info();
|
|
|
|
switch (port) {
|
|
case M4U_PORT_MDP_RDMA0:
|
|
cmdq_mdp_dump_rdma(MDP_RDMA0_BASE, "RDMA0");
|
|
break;
|
|
case M4U_PORT_MDP_RDMA1:
|
|
cmdq_mdp_dump_rdma(MDP_RDMA1_BASE, "RDMA1");
|
|
break;
|
|
case M4U_PORT_MDP_WROT0:
|
|
cmdq_mdp_dump_rot(MDP_WROT0_BASE, "WROT0");
|
|
break;
|
|
case M4U_PORT_MDP_WROT1:
|
|
cmdq_mdp_dump_rot(MDP_WROT1_BASE, "WROT1");
|
|
break;
|
|
default:
|
|
CMDQ_ERR("[MDP M4U]fault callback function");
|
|
break;
|
|
}
|
|
|
|
CMDQ_ERR(
|
|
"=============== [MDP] Frame Information Begin ====================================\n");
|
|
/* find dispatch module and assign dispatch key */
|
|
cmdq_mdp_check_TF_address(mva, dispatchModel);
|
|
memcpy(data, dispatchModel, sizeof(dispatchModel));
|
|
CMDQ_ERR(
|
|
"=============== [MDP] Frame Information End ====================================\n");
|
|
CMDQ_ERR("================= [MDP M4U] Dump End ================\n");
|
|
|
|
return MTK_IOMMU_CALLBACK_HANDLED;
|
|
}
|
|
#elif defined(CONFIG_MTK_M4U)
|
|
enum m4u_callback_ret_t cmdq_TranslationFault_callback(
|
|
int port, unsigned int mva, void *data)
|
|
{
|
|
char dispatchModel[MDP_DISPATCH_KEY_STR_LEN] = "MDP";
|
|
|
|
CMDQ_ERR("================= [MDP M4U] Dump Begin ================\n");
|
|
CMDQ_ERR("[MDP M4U]fault call port=%d, mva=0x%x", port, mva);
|
|
|
|
cmdq_core_dump_tasks_info();
|
|
|
|
switch (port) {
|
|
case M4U_PORT_MDP_RDMA0:
|
|
cmdq_mdp_dump_rdma(MDP_RDMA0_BASE, "RDMA0");
|
|
break;
|
|
case M4U_PORT_MDP_RDMA1:
|
|
cmdq_mdp_dump_rdma(MDP_RDMA1_BASE, "RDMA1");
|
|
break;
|
|
case M4U_PORT_MDP_WROT0:
|
|
cmdq_mdp_dump_rot(MDP_WROT0_BASE, "WROT0");
|
|
break;
|
|
case M4U_PORT_MDP_WROT1:
|
|
cmdq_mdp_dump_rot(MDP_WROT1_BASE, "WROT1");
|
|
break;
|
|
default:
|
|
CMDQ_ERR("[MDP M4U]fault callback function");
|
|
break;
|
|
}
|
|
|
|
CMDQ_ERR(
|
|
"=============== [MDP] Frame Information Begin ====================================\n");
|
|
/* find dispatch module and assign dispatch key */
|
|
cmdq_mdp_check_TF_address(mva, dispatchModel);
|
|
memcpy(data, dispatchModel, sizeof(dispatchModel));
|
|
CMDQ_ERR(
|
|
"=============== [MDP] Frame Information End ====================================\n");
|
|
CMDQ_ERR(
|
|
"================= [MDP M4U] Dump End ================\n");
|
|
|
|
return M4U_CALLBACK_HANDLED;
|
|
}
|
|
#endif
|
|
|
|
void cmdq_mdp_init_module_base_VA(void)
|
|
{
|
|
memset(&gCmdqMdpModuleBaseVA, 0, sizeof(struct CmdqMdpModuleBaseVA));
|
|
|
|
gCmdqMdpModuleBaseVA.MDP_RDMA0 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_rdma0");
|
|
gCmdqMdpModuleBaseVA.MDP_RDMA1 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_rdma1");
|
|
gCmdqMdpModuleBaseVA.MDP_RSZ0 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_rsz0");
|
|
gCmdqMdpModuleBaseVA.MDP_RSZ1 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_rsz1");
|
|
gCmdqMdpModuleBaseVA.MDP_WROT0 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_wrot0");
|
|
gCmdqMdpModuleBaseVA.MDP_WROT1 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_wrot1");
|
|
gCmdqMdpModuleBaseVA.MDP_TDSHP0 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_tdshp0");
|
|
gCmdqMdpModuleBaseVA.MDP_TDSHP1 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_tdshp1");
|
|
gCmdqMdpModuleBaseVA.MDP_AAL0 =
|
|
cmdq_dev_alloc_reference_by_name("mdp_aal0",
|
|
&mdp_module_pa.aal0);
|
|
gCmdqMdpModuleBaseVA.MDP_AAL1 =
|
|
cmdq_dev_alloc_reference_by_name("mdp_aal1",
|
|
&mdp_module_pa.aal1);
|
|
gCmdqMdpModuleBaseVA.MDP_COLOR0 =
|
|
cmdq_dev_alloc_reference_VA_by_name("mdp_color0");
|
|
gCmdqMdpModuleBaseVA.MDP_HDR0 =
|
|
cmdq_dev_alloc_reference_by_name("mdp_hdr0",
|
|
&mdp_module_pa.hdr0);
|
|
gCmdqMdpModuleBaseVA.VENC =
|
|
cmdq_dev_alloc_reference_VA_by_name("venc");
|
|
gCmdqMdpModuleBaseVA.MM_MUTEX =
|
|
cmdq_dev_alloc_reference_VA_by_name("mm_mutex");
|
|
}
|
|
|
|
void cmdq_mdp_deinit_module_base_VA(void)
|
|
{
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_RDMA0());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_RDMA1());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_RSZ0());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_RSZ1());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_WROT0());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_WROT1());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_TDSHP0());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_TDSHP1());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_COLOR0());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_HDR0());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_AAL0());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_MDP_AAL1());
|
|
cmdq_dev_free_module_base_VA(cmdq_mdp_get_module_base_VA_VENC());
|
|
|
|
memset(&gCmdqMdpModuleBaseVA, 0, sizeof(struct CmdqMdpModuleBaseVA));
|
|
}
|
|
|
|
bool cmdq_mdp_clock_is_on(enum CMDQ_ENG_ENUM engine)
|
|
{
|
|
switch (engine) {
|
|
case CMDQ_ENG_MDP_CAMIN:
|
|
return cmdq_mdp_clock_is_enable_IMG_DL_ASYNC0() &&
|
|
cmdq_mdp_clock_is_enable_IMG0_IMG_DL_ASYNC0() &&
|
|
cmdq_mdp_clock_is_enable_IMG0_IMG_DL_RELAY0_ASYNC0();
|
|
case CMDQ_ENG_MDP_CAMIN2:
|
|
return cmdq_mdp_clock_is_enable_IMG_DL_ASYNC1() &&
|
|
cmdq_mdp_clock_is_enable_IMG0_IMG_DL_ASYNC1() &&
|
|
cmdq_mdp_clock_is_enable_IMG0_IMG_DL_RELAY1_ASYNC1();
|
|
case CMDQ_ENG_MDP_RDMA0:
|
|
return cmdq_mdp_clock_is_enable_MDP_RDMA0();
|
|
case CMDQ_ENG_MDP_RDMA1:
|
|
return cmdq_mdp_clock_is_enable_MDP_RDMA1();
|
|
case CMDQ_ENG_MDP_RSZ0:
|
|
return cmdq_mdp_clock_is_enable_MDP_RSZ0();
|
|
case CMDQ_ENG_MDP_RSZ1:
|
|
return cmdq_mdp_clock_is_enable_MDP_RSZ1();
|
|
case CMDQ_ENG_MDP_WROT0:
|
|
return cmdq_mdp_clock_is_enable_MDP_WROT0();
|
|
case CMDQ_ENG_MDP_WROT1:
|
|
return cmdq_mdp_clock_is_enable_MDP_WROT1();
|
|
case CMDQ_ENG_MDP_TDSHP0:
|
|
return cmdq_mdp_clock_is_enable_MDP_TDSHP0();
|
|
case CMDQ_ENG_MDP_TDSHP1:
|
|
return cmdq_mdp_clock_is_enable_MDP_TDSHP1();
|
|
case CMDQ_ENG_MDP_AAL0:
|
|
return cmdq_mdp_clock_is_enable_MDP_AAL0();
|
|
case CMDQ_ENG_MDP_AAL1:
|
|
return cmdq_mdp_clock_is_enable_MDP_AAL1();
|
|
case CMDQ_ENG_MDP_COLOR0:
|
|
return cmdq_mdp_clock_is_enable_MDP_COLOR0();
|
|
case CMDQ_ENG_MDP_HDR0:
|
|
return cmdq_mdp_clock_is_enable_MDP_HDR0();
|
|
default:
|
|
CMDQ_ERR("try to query unknown mdp clock");
|
|
return false;
|
|
}
|
|
}
|
|
|
|
static void config_port_34bit(enum CMDQ_ENG_ENUM engine)
|
|
{
|
|
#ifdef CONFIG_MTK_IOMMU_V2
|
|
struct M4U_PORT_STRUCT sPort;
|
|
int ret = 0;
|
|
|
|
switch (engine) {
|
|
case CMDQ_ENG_MDP_RDMA0:
|
|
sPort.ePortID = M4U_PORT_L2_MDP_RDMA0;
|
|
break;
|
|
case CMDQ_ENG_MDP_RDMA1:
|
|
sPort.ePortID = M4U_PORT_L2_MDP_RDMA1;
|
|
break;
|
|
case CMDQ_ENG_MDP_WROT0:
|
|
sPort.ePortID = M4U_PORT_L2_MDP_WROT0;
|
|
break;
|
|
case CMDQ_ENG_MDP_WROT1:
|
|
sPort.ePortID = M4U_PORT_L2_MDP_WROT1;
|
|
break;
|
|
default:
|
|
sPort.ePortID = M4U_PORT_L2_MDP_RDMA0;
|
|
}
|
|
/* 1 for IOVA, 0 for PA */
|
|
sPort.Virtuality = 1;
|
|
ret = m4u_config_port(&sPort);
|
|
if (ret < 0)
|
|
CMDQ_MSG("m4u config port fail! %d\n", engine);
|
|
#endif
|
|
|
|
}
|
|
|
|
void cmdq_mdp_enable_clock(bool enable, enum CMDQ_ENG_ENUM engine)
|
|
{
|
|
switch (engine) {
|
|
case CMDQ_ENG_MDP_CAMIN:
|
|
cmdq_mdp_enable_clock_IMG_DL_ASYNC0(enable);
|
|
cmdq_mdp_enable_clock_IMG0_IMG_DL_ASYNC0(enable);
|
|
cmdq_mdp_enable_clock_IMG0_IMG_DL_RELAY0_ASYNC0(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_CAMIN2:
|
|
cmdq_mdp_enable_clock_IMG_DL_ASYNC1(enable);
|
|
cmdq_mdp_enable_clock_IMG0_IMG_DL_ASYNC1(enable);
|
|
cmdq_mdp_enable_clock_IMG0_IMG_DL_RELAY1_ASYNC1(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_RDMA0:
|
|
cmdq_mdp_enable_clock_MDP_RDMA0(enable);
|
|
if (enable)
|
|
config_port_34bit(CMDQ_ENG_MDP_RDMA0);
|
|
break;
|
|
case CMDQ_ENG_MDP_RDMA1:
|
|
cmdq_mdp_enable_clock_MDP_RDMA1(enable);
|
|
if (enable)
|
|
config_port_34bit(CMDQ_ENG_MDP_RDMA1);
|
|
break;
|
|
case CMDQ_ENG_MDP_RSZ0:
|
|
cmdq_mdp_enable_clock_MDP_RSZ0(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_RSZ1:
|
|
cmdq_mdp_enable_clock_MDP_RSZ1(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_WROT0:
|
|
cmdq_mdp_enable_clock_MDP_WROT0(enable);
|
|
if (enable)
|
|
config_port_34bit(CMDQ_ENG_MDP_WROT0);
|
|
break;
|
|
case CMDQ_ENG_MDP_WROT1:
|
|
cmdq_mdp_enable_clock_MDP_WROT1(enable);
|
|
if (enable)
|
|
config_port_34bit(CMDQ_ENG_MDP_WROT1);
|
|
break;
|
|
case CMDQ_ENG_MDP_TDSHP0:
|
|
cmdq_mdp_enable_clock_MDP_TDSHP0(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_TDSHP1:
|
|
cmdq_mdp_enable_clock_MDP_TDSHP1(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_COLOR0:
|
|
cmdq_mdp_enable_clock_MDP_COLOR0(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_HDR0:
|
|
cmdq_mdp_enable_clock_MDP_HDR0(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_AAL0:
|
|
cmdq_mdp_enable_clock_MDP_AAL0(enable);
|
|
break;
|
|
case CMDQ_ENG_MDP_AAL1:
|
|
cmdq_mdp_enable_clock_MDP_AAL1(enable);
|
|
break;
|
|
default:
|
|
CMDQ_ERR("try to enable unknown mdp clock");
|
|
break;
|
|
}
|
|
}
|
|
|
|
/* Common Clock Framework */
|
|
void cmdq_mdp_init_module_clk(void)
|
|
{
|
|
cmdq_dev_get_module_clock_by_name("mmsys_config", "MDP_APB_BUS",
|
|
&gCmdqMdpModuleClock.clk_APB);
|
|
cmdq_dev_get_module_clock_by_name("mm_mutex", "MDP_MUTEX0",
|
|
&gCmdqMdpModuleClock.clk_MDP_MUTEX0);
|
|
cmdq_dev_get_module_clock_by_name("mmsys_config", "MDP_IMG_DL_ASYNC0",
|
|
&gCmdqMdpModuleClock.clk_IMG_DL_ASYNC0);
|
|
cmdq_dev_get_module_clock_by_name("mmsys_config", "MDP_IMG_DL_ASYNC1",
|
|
&gCmdqMdpModuleClock.clk_IMG_DL_ASYNC1);
|
|
cmdq_dev_get_module_clock_by_name("mmsys_config",
|
|
"MDP_IMG_DL_RELAY0_ASYNC0",
|
|
&gCmdqMdpModuleClock.clk_IMG0_IMG_DL_RELAY0_ASYNC0);
|
|
cmdq_dev_get_module_clock_by_name("mmsys_config",
|
|
"MDP_IMG_DL_RELAY1_ASYNC1",
|
|
&gCmdqMdpModuleClock.clk_IMG0_IMG_DL_RELAY1_ASYNC1);
|
|
cmdq_dev_get_module_clock_by_name("mdp_rdma0", "MDP_RDMA0",
|
|
&gCmdqMdpModuleClock.clk_MDP_RDMA0);
|
|
cmdq_dev_get_module_clock_by_name("mdp_rdma1", "MDP_RDMA1",
|
|
&gCmdqMdpModuleClock.clk_MDP_RDMA1);
|
|
cmdq_dev_get_module_clock_by_name("mdp_rsz0", "MDP_RSZ0",
|
|
&gCmdqMdpModuleClock.clk_MDP_RSZ0);
|
|
cmdq_dev_get_module_clock_by_name("mdp_rsz1", "MDP_RSZ1",
|
|
&gCmdqMdpModuleClock.clk_MDP_RSZ1);
|
|
cmdq_dev_get_module_clock_by_name("mdp_wrot0", "MDP_WROT0",
|
|
&gCmdqMdpModuleClock.clk_MDP_WROT0);
|
|
cmdq_dev_get_module_clock_by_name("mdp_wrot1", "MDP_WROT1",
|
|
&gCmdqMdpModuleClock.clk_MDP_WROT1);
|
|
cmdq_dev_get_module_clock_by_name("mdp_tdshp0", "MDP_TDSHP0",
|
|
&gCmdqMdpModuleClock.clk_MDP_TDSHP0);
|
|
cmdq_dev_get_module_clock_by_name("mdp_tdshp1", "MDP_TDSHP1",
|
|
&gCmdqMdpModuleClock.clk_MDP_TDSHP1);
|
|
cmdq_dev_get_module_clock_by_name("mdp_color0", "MDP_COLOR0",
|
|
&gCmdqMdpModuleClock.clk_MDP_COLOR0);
|
|
cmdq_dev_get_module_clock_by_name("mdp_aal0", "MDP_AAL0",
|
|
&gCmdqMdpModuleClock.clk_MDP_AAL0);
|
|
cmdq_dev_get_module_clock_by_name("mdp_aal1", "MDP_AAL1",
|
|
&gCmdqMdpModuleClock.clk_MDP_AAL1);
|
|
cmdq_dev_get_module_clock_by_name("mdp_hdr0", "MDP_HDR0",
|
|
&gCmdqMdpModuleClock.clk_MDP_HDR0);
|
|
|
|
}
|
|
/* MDP engine dump */
|
|
void cmdq_mdp_dump_rsz(const unsigned long base, const char *label)
|
|
{
|
|
uint32_t value[38] = { 0 };
|
|
uint32_t request[4] = { 0 };
|
|
uint32_t state = 0;
|
|
|
|
value[0] = CMDQ_REG_GET32(base + 0x000); /* RSZ_ENABLE*/
|
|
value[1] = CMDQ_REG_GET32(base + 0x004); /* RSZ_CONTROL_1 */
|
|
value[2] = CMDQ_REG_GET32(base + 0x008); /* RSZ_CONTROL_2 */
|
|
value[3] = CMDQ_REG_GET32(base + 0x010); /* RSZ_INPUT_IMAGE */
|
|
value[4] = CMDQ_REG_GET32(base + 0x014); /* RSZ_OUTPUT_IMAGE */
|
|
value[5] = CMDQ_REG_GET32(base + 0x018);
|
|
/* RSZ_HORIZONTAL_COEFF_STEP */
|
|
value[6] = CMDQ_REG_GET32(base + 0x01C);/* RSZ_VERTICAL_COEFF_STEP */
|
|
CMDQ_REG_SET32(base + 0x044, 0x00000001);
|
|
value[7] = CMDQ_REG_GET32(base + 0x048); /* RSZ_DEBUG_1 */
|
|
CMDQ_REG_SET32(base + 0x044, 0x00000002);
|
|
value[8] = CMDQ_REG_GET32(base + 0x048); /* RSZ_DEBUG_2 */
|
|
CMDQ_REG_SET32(base + 0x044, 0x00000003);
|
|
value[9] = CMDQ_REG_GET32(base + 0x048); /* RSZ_DEBUG_3 */
|
|
CMDQ_REG_SET32(base + 0x044, 0x00000009);
|
|
value[10] = CMDQ_REG_GET32(base + 0x048); /* RSZ_DEBUG_9 */
|
|
CMDQ_REG_SET32(base + 0x044, 0x0000000A);
|
|
value[11] = CMDQ_REG_GET32(base + 0x048); /* RSZ_DEBUG_10 */
|
|
CMDQ_REG_SET32(base + 0x044, 0x0000000B);
|
|
value[12] = CMDQ_REG_GET32(base + 0x048); /* RSZ_DEBUG_11 */
|
|
CMDQ_REG_SET32(base + 0x044, 0x0000000D);
|
|
value[13] = CMDQ_REG_GET32(base + 0x048); /* RSZ_DEBUG_13 */
|
|
CMDQ_REG_SET32(base + 0x044, 0x0000000E);
|
|
value[14] = CMDQ_REG_GET32(base + 0x048); /* RSZ_DEBUG_14 */
|
|
value[15] = CMDQ_REG_GET32(base + 0x100); /* PAT1_GEN_SET */
|
|
value[16] = CMDQ_REG_GET32(base + 0x200); /* PAT2_GEN_SET */
|
|
value[17] = CMDQ_REG_GET32(base + 0x00C); /* RSZ_INT_FLAG */
|
|
/* RSZ_LUMA_HORIZONTAL_INTEGER_OFFSET */
|
|
value[18] = CMDQ_REG_GET32(base + 0x020);
|
|
/* RSZ_LUMA_HORIZONTAL_SUBPIXEL_OFFSET */
|
|
value[19] = CMDQ_REG_GET32(base + 0x024);
|
|
/* RSZ_LUMA_VERTICAL_INTEGER_OFFSET */
|
|
value[20] = CMDQ_REG_GET32(base + 0x028);
|
|
/* RSZ_LUMA_VERTICAL_SUBPIXEL_OFFSET */
|
|
value[21] = CMDQ_REG_GET32(base + 0x02C);
|
|
/* RSZ_CHROMA_HORIZONTAL_INTEGER_OFFSET */
|
|
value[22] = CMDQ_REG_GET32(base + 0x030);
|
|
/* RSZ_CHROMA_HORIZONTAL_SUBPIXEL_OFFSET */
|
|
value[23] = CMDQ_REG_GET32(base + 0x034);
|
|
/* RSZ_RSV */
|
|
value[24] = CMDQ_REG_GET32(base + 0x040);
|
|
value[25] = CMDQ_REG_GET32(base + 0x04C); /* RSZ_TAP_ADAPT */
|
|
value[26] = CMDQ_REG_GET32(base + 0x050); /* RSZ_IBSE_SOFTCLIP */
|
|
value[27] = CMDQ_REG_GET32(base + 0x22C); /* RSZ_ETC_CONTROL */
|
|
/* RSZ_ETC_SWITCH_MAX_MIN_1 */
|
|
value[28] = CMDQ_REG_GET32(base + 0x230);
|
|
/* RSZ_ETC_SWITCH_MAX_MIN_2 */
|
|
value[29] = CMDQ_REG_GET32(base + 0x234);
|
|
/* RSZ_ETC_RING_CONTROL */
|
|
value[30] = CMDQ_REG_GET32(base + 0x238);
|
|
/* RSZ_ETC_RING_CONTROL_GAINCONTROL_1 */
|
|
value[31] = CMDQ_REG_GET32(base + 0x23C);
|
|
/* RSZ_ETC_RING_CONTROL_GAINCONTROL_2 */
|
|
value[32] = CMDQ_REG_GET32(base + 0x240);
|
|
/* RSZ_ETC_RING_CONTROL_GAINCONTROL_3 */
|
|
value[33] = CMDQ_REG_GET32(base + 0x244);
|
|
/* RSZ_ETC_SIMILARITY_PROTECTION_GAINCONTROL_1 */
|
|
value[34] = CMDQ_REG_GET32(base + 0x248);
|
|
/* RSZ_ETC_SIMILARITY_PROTECTION_GAINCONTROL_2 */
|
|
value[35] = CMDQ_REG_GET32(base + 0x24C);
|
|
/* RSZ_ETC_SIMILARITY_PROTECTION_GAINCONTROL_3 */
|
|
value[36] = CMDQ_REG_GET32(base + 0x250);
|
|
value[37] = CMDQ_REG_GET32(base + 0x254); /* RSZ_ETC_BLEND */
|
|
|
|
CMDQ_ERR(
|
|
"=============== [CMDQ] %s Status ====================================\n",
|
|
label);
|
|
CMDQ_ERR(
|
|
"RSZ_ENABLE: 0x%08x, RSZ_CONTROL_1: 0x%08x, RSZ_CONTROL_2: 0x%08x, RSZ_INPUT_IMAGE: 0x%08x, RSZ_OUTPUT_IMAGE: 0x%08x\n",
|
|
value[0], value[1], value[2], value[3], value[4]);
|
|
CMDQ_ERR(
|
|
"RSZ_HORIZONTAL_COEFF_STEP: 0x%08x, RSZ_VERTICAL_COEFF_STEP: 0x%08x\n",
|
|
value[5], value[6]);
|
|
CMDQ_ERR(
|
|
"RSZ_DEBUG_1: 0x%08x, RSZ_DEBUG_2: 0x%08x, RSZ_DEBUG_3: 0x%08x\n",
|
|
value[7], value[8], value[9]);
|
|
CMDQ_ERR(
|
|
"RSZ_DEBUG_9: 0x%08x, RSZ_DEBUG_10: 0x%08x, RSZ_DEBUG_11: 0x%08x\n",
|
|
value[10], value[11], value[12]);
|
|
CMDQ_ERR(
|
|
"RSZ_DEBUG_13: 0x%08x, RSZ_DEBUG_14: 0x%08x\n",
|
|
value[13], value[14]);
|
|
CMDQ_ERR("PAT1_GEN_SET: 0x%08x, PAT2_GEN_SET: 0x%08x\n",
|
|
value[15], value[16]);
|
|
CMDQ_ERR(
|
|
"RSZ_INT_FLAG: 0x%08x, RSZ_LUMA_HORIZONTAL_INTEGER_OFFSET: 0x%08x, RSZ_LUMA_HORIZONTAL_SUBPIXEL_OFFSET: 0x%08x\n",
|
|
value[17], value[18], value[19]);
|
|
CMDQ_ERR(
|
|
"RSZ_LUMA_VERTICAL_INTEGER_OFFSET: 0x%08x, RSZ_LUMA_VERTICAL_SUBPIXEL_OFFSET: 0x%08x, RSZ_CHROMA_HORIZONTAL_INTEGER_OFFSET: 0x%08x\n",
|
|
value[20], value[21], value[22]);
|
|
CMDQ_ERR(
|
|
"RSZ_CHROMA_HORIZONTAL_SUBPIXEL_OFFSET: 0x%08x, RSZ_RSV: 0x%08x, RSZ_TAP_ADAPT: 0x%08x\n",
|
|
value[23], value[24], value[25]);
|
|
CMDQ_ERR(
|
|
"RSZ_IBSE_SOFTCLIP: 0x%08x, RSZ_ETC_CONTROL: 0x%08x, RSZ_ETC_SWITCH_MAX_MIN_1: 0x%08x\n",
|
|
value[26], value[27], value[28]);
|
|
CMDQ_ERR(
|
|
"RSZ_ETC_SWITCH_MAX_MIN_2: 0x%08x, RSZ_ETC_RING_CONTROL: 0x%08x, RSZ_ETC_RING_CONTROL_GAINCONTROL_1: 0x%08x\n",
|
|
value[29], value[30], value[31]);
|
|
CMDQ_ERR(
|
|
"RSZ_ETC_RING_CONTROL_GAINCONTROL_2: 0x%08x, RSZ_ETC_RING_CONTROL_GAINCONTROL_3: 0x%08x, RSZ_ETC_SIMILARITY_PROTECTION_GAINCONTROL_1: 0x%08x\n",
|
|
value[32], value[33], value[34]);
|
|
CMDQ_ERR(
|
|
"RSZ_ETC_SIMILARITY_PROTECTION_GAINCONTROL_2: 0x%08x, RSZ_ETC_SIMILARITY_PROTECTION_GAINCONTROL_3: 0x%08x, RSZ_ETC_BLEND: 0x%08x\n",
|
|
value[35], value[36], value[37]);
|
|
/* parse state */
|
|
/* .valid=1/request=1: upstream module sends data */
|
|
/* .ready=1: downstream module receives data */
|
|
state = value[8] & 0xF;
|
|
request[0] = state & (0x1); /* out valid */
|
|
request[1] = (state & (0x1 << 1)) >> 1; /* out ready */
|
|
request[2] = (state & (0x1 << 2)) >> 2; /* in valid */
|
|
request[3] = (state & (0x1 << 3)) >> 3; /* in ready */
|
|
CMDQ_ERR("RSZ inRdy,inRsq,outRdy,outRsq: %d,%d,%d,%d (%s)\n",
|
|
request[3], request[2], request[1], request[0],
|
|
cmdq_mdp_get_rsz_state(state));
|
|
}
|
|
void cmdq_mdp_dump_tdshp(const unsigned long base, const char *label)
|
|
{
|
|
uint32_t value[10] = { 0 };
|
|
|
|
value[0] = CMDQ_REG_GET32(base + 0x114);
|
|
value[1] = CMDQ_REG_GET32(base + 0x11C);
|
|
value[2] = CMDQ_REG_GET32(base + 0x104);
|
|
value[3] = CMDQ_REG_GET32(base + 0x108);
|
|
value[4] = CMDQ_REG_GET32(base + 0x10C);
|
|
value[5] = CMDQ_REG_GET32(base + 0x110);
|
|
value[6] = CMDQ_REG_GET32(base + 0x120);
|
|
value[7] = CMDQ_REG_GET32(base + 0x124);
|
|
value[8] = CMDQ_REG_GET32(base + 0x128);
|
|
value[9] = CMDQ_REG_GET32(base + 0x12C);
|
|
CMDQ_ERR(
|
|
"=============== [CMDQ] %s Status ====================================\n",
|
|
label);
|
|
CMDQ_ERR("TDSHP INPUT_CNT: 0x%08x, OUTPUT_CNT: 0x%08x\n",
|
|
value[0], value[1]);
|
|
CMDQ_ERR("TDSHP INTEN: 0x%08x, INTSTA: 0x%08x, STATUS: 0x%08x\n",
|
|
value[2], value[3], value[4]);
|
|
CMDQ_ERR("TDSHP CFG: 0x%08x, IN_SIZE: 0x%08x, OUT_SIZE: 0x%08x\n",
|
|
value[5], value[6], value[8]);
|
|
CMDQ_ERR("TDSHP OUTPUT_OFFSET: 0x%08x, BLANK_WIDTH: 0x%08x\n",
|
|
value[7], value[9]);
|
|
}
|
|
void cmdq_mdp_dump_aal(const unsigned long base, const char *label)
|
|
{
|
|
uint32_t value[9] = { 0 };
|
|
u32 sram_cfg, sram_addr, sram_status;
|
|
|
|
value[0] = CMDQ_REG_GET32(base + 0x00C); /* MDP_AAL_INTSTA */
|
|
value[1] = CMDQ_REG_GET32(base + 0x010); /* MDP_AAL_STATUS */
|
|
value[2] = CMDQ_REG_GET32(base + 0x024); /* MDP_AAL_INPUT_COUNT */
|
|
value[3] = CMDQ_REG_GET32(base + 0x028); /* MDP_AAL_OUTPUT_COUNT */
|
|
value[4] = CMDQ_REG_GET32(base + 0x030); /* MDP_AAL_SIZE */
|
|
value[5] = CMDQ_REG_GET32(base + 0x034); /* MDP_AAL_OUTPUT_SIZE */
|
|
value[6] = CMDQ_REG_GET32(base + 0x038); /* MDP_AAL_OUTPUT_OFFSET*/
|
|
value[7] = CMDQ_REG_GET32(base + 0x4EC); /* MDP_AAL_TILE_00 */
|
|
value[8] = CMDQ_REG_GET32(base + 0x4F0); /* MDP_AAL_TILE_01 */
|
|
|
|
sram_cfg = CMDQ_REG_GET32(base + 0x0C4);
|
|
sram_addr = CMDQ_REG_GET32(base + 0x0D4);
|
|
sram_status = CMDQ_REG_GET32(base + 0x0C8);
|
|
|
|
CMDQ_ERR(
|
|
"=============== [CMDQ] %s Status ====================================\n",
|
|
label);
|
|
CMDQ_ERR("AAL_INTSTA: 0x%08x, AAL_STATUS: 0x%08x\n",
|
|
value[0], value[1]);
|
|
CMDQ_ERR(
|
|
"AAL_INPUT_COUNT: 0x%08x, AAL_OUTPUT_COUNT: 0x%08x, AAL_SIZE: 0x%08x\n",
|
|
value[2], value[3], value[4]);
|
|
CMDQ_ERR("AAL_OUTPUT_SIZE: 0x%08x, AAL_OUTPUT_OFFSET: 0x%08x\n",
|
|
value[5], value[6]);
|
|
CMDQ_ERR("AAL_TILE_00: 0x%08x, AAL_TILE_01: 0x%08x\n",
|
|
value[7], value[8]);
|
|
CMDQ_ERR(
|
|
"MDP_AAL_SRAM_CFG:%#x MDP_AAL_SRAM_RW_IF_2:%#x MDP_AAL_SRAM_STATUS:%#x\n",
|
|
sram_cfg, sram_addr, sram_status);
|
|
}
|
|
void cmdq_mdp_dump_hdr(const unsigned long base, const char *label)
|
|
{
|
|
uint32_t value[15] = { 0 };
|
|
|
|
value[0] = CMDQ_REG_GET32(base + 0x000); /* MDP_HDR_TOP */
|
|
value[1] = CMDQ_REG_GET32(base + 0x004); /* MDP_HDR_RELAY */
|
|
value[2] = CMDQ_REG_GET32(base + 0x00C); /* MDP_HDR_INTSTA */
|
|
value[3] = CMDQ_REG_GET32(base + 0x010); /* MDP_HDR_ENGSTA */
|
|
value[4] = CMDQ_REG_GET32(base + 0x020); /* MDP_HDR_HIST_CTRL_0 */
|
|
value[5] = CMDQ_REG_GET32(base + 0x024); /* MDP_HDR_HIST_CTRL_1 */
|
|
value[6] = CMDQ_REG_GET32(base + 0x014); /* MDP_HDR_SIZE_0 */
|
|
value[7] = CMDQ_REG_GET32(base + 0x018); /* MDP_HDR_SIZE_1 */
|
|
value[8] = CMDQ_REG_GET32(base + 0x01C); /* MDP_HDR_SIZE_2 */
|
|
value[9] = CMDQ_REG_GET32(base + 0x0EC); /* MDP_HDR_CURSOR_CTRL */
|
|
value[10] = CMDQ_REG_GET32(base + 0x0F0); /* MDP_HDR_CURSOR_POS */
|
|
value[11] = CMDQ_REG_GET32(base + 0x0F4); /* MDP_HDR_CURSOR_COLOR */
|
|
value[12] = CMDQ_REG_GET32(base + 0x0F8); /* MDP_HDR_TILE_POS */
|
|
value[13] = CMDQ_REG_GET32(base + 0x0FC); /* MDP_HDR_CURSOR_BUF0 */
|
|
value[14] = CMDQ_REG_GET32(base + 0x100); /* MDP_HDR_CURSOR_BUF1 */
|
|
CMDQ_ERR(
|
|
"=============== [CMDQ] %s Status ====================================\n",
|
|
label);
|
|
CMDQ_ERR("HDR_TOP: 0x%08x, HDR_RELAY: 0x%08x, HDR_INTSTA: 0x%08x\n",
|
|
value[0], value[1], value[2]);
|
|
CMDQ_ERR(
|
|
"HDR_ENGSTA: 0x%08x, HDR_HIST_CTRL0: 0x%08x, HDR_HIST_CTRL1: 0x%08x\n",
|
|
value[3], value[4], value[5]);
|
|
CMDQ_ERR("HDR_SIZE_0: 0x%08x, HDR_SIZE_1: 0x%08x, HDR_SIZE_2: 0x%08x\n",
|
|
value[6], value[7], value[8]);
|
|
CMDQ_ERR(
|
|
"HDR_CURSOR_CTRL: 0x%08x, HDR_CURSOR_POS: 0x%08x, HDR_CURSOR_COLOR: 0x%08x\n",
|
|
value[9], value[10], value[11]);
|
|
CMDQ_ERR(
|
|
"HDR_TILE_POS: 0x%08x, HDR_CURSOR_BUF0: 0x%08x, HDR_CURSOR_BUF1: 0x%08x\n",
|
|
value[12], value[13], value[14]);
|
|
}
|
|
|
|
int32_t cmdqMdpClockOn(uint64_t engineFlag)
|
|
{
|
|
CMDQ_MSG("Enable MDP(0x%llx) clock begin\n", engineFlag);
|
|
#ifdef CMDQ_PWR_AWARE
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_CAMIN);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_CAMIN2);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_RDMA0);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_RDMA1);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_RSZ0);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_RSZ1);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_AAL0);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_AAL1);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_TDSHP0);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_TDSHP1);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_COLOR0);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_HDR0);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_WROT0);
|
|
cmdq_mdp_enable(engineFlag, CMDQ_ENG_MDP_WROT1);
|
|
#else
|
|
CMDQ_MSG("Force MDP clock all on\n");
|
|
|
|
/* enable all bits in MMSYS_CG_CLR0 and MMSYS_CG_CLR1 */
|
|
CMDQ_REG_SET32(MMSYS_CONFIG_BASE + 0x108, 0xFFFFFFFF);
|
|
CMDQ_REG_SET32(MMSYS_CONFIG_BASE + 0x118, 0xFFFFFFFF);
|
|
|
|
#endif /* #ifdef CMDQ_PWR_AWARE */
|
|
|
|
CMDQ_MSG("Enable MDP(0x%llx) clock end\n", engineFlag);
|
|
return 0;
|
|
}
|
|
|
|
struct MODULE_BASE {
|
|
uint64_t engine;
|
|
/* considering 64 bit kernel, use long type to store base addr */
|
|
long base;
|
|
const char *name;
|
|
};
|
|
|
|
#define DEFINE_MODULE(eng, base) {eng, base, #eng}
|
|
|
|
int32_t cmdqMdpDumpInfo(uint64_t engineFlag, int logLevel)
|
|
{
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RDMA0))
|
|
cmdq_mdp_dump_rdma(MDP_RDMA0_BASE, "RDMA0");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RDMA1))
|
|
cmdq_mdp_dump_rdma(MDP_RDMA1_BASE, "RDMA1");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RSZ0))
|
|
cmdq_mdp_get_func()->mdpDumpRsz(MDP_RSZ0_BASE, "RSZ0");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RSZ1))
|
|
cmdq_mdp_get_func()->mdpDumpRsz(MDP_RSZ1_BASE, "RSZ1");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_TDSHP0))
|
|
cmdq_mdp_get_func()->mdpDumpTdshp(MDP_TDSHP0_BASE, "TDSHP0");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_TDSHP1))
|
|
cmdq_mdp_get_func()->mdpDumpTdshp(MDP_TDSHP1_BASE, "TDSHP1");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_COLOR0))
|
|
cmdq_mdp_dump_color(MDP_COLOR0_BASE, "COLOR0");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_WROT0))
|
|
cmdq_mdp_dump_rot(MDP_WROT0_BASE, "WROT0");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_WROT1))
|
|
cmdq_mdp_dump_rot(MDP_WROT1_BASE, "WROT1");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_HDR0))
|
|
cmdq_mdp_dump_hdr(MDP_HDR0_BASE, "HDR0");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_AAL0))
|
|
cmdq_mdp_dump_aal(MDP_AAL0_BASE, "AAL0");
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_AAL1))
|
|
cmdq_mdp_dump_aal(MDP_AAL1_BASE, "AAL1");
|
|
|
|
/* verbose case, dump entire 1KB HW register region */
|
|
/* for each enabled HW module. */
|
|
if (logLevel >= 1) {
|
|
int inner = 0;
|
|
|
|
const struct MODULE_BASE bases[] = {
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_RDMA0, MDP_RDMA0_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_RDMA1, MDP_RDMA1_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_RSZ0, MDP_RSZ0_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_RSZ1, MDP_RSZ1_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_TDSHP0, MDP_TDSHP0_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_TDSHP1, MDP_TDSHP1_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_COLOR0, MDP_COLOR0_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_HDR0, MDP_HDR0_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_WROT0, MDP_WROT0_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_WROT1, MDP_WROT1_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_AAL0, MDP_AAL0_BASE),
|
|
DEFINE_MODULE(CMDQ_ENG_MDP_AAL1, MDP_AAL1_BASE),
|
|
};
|
|
|
|
for (inner = 0; inner < ARRAY_SIZE(bases); ++inner) {
|
|
if (engineFlag & (1LL << bases[inner].engine)) {
|
|
CMDQ_ERR(
|
|
"========= [CMDQ] %s dump base 0x%lx ========\n",
|
|
bases[inner].name, bases[inner].base);
|
|
print_hex_dump(KERN_ERR, "",
|
|
DUMP_PREFIX_ADDRESS, 32, 4,
|
|
(void *)bases[inner].base, 1024,
|
|
false);
|
|
}
|
|
}
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
enum MOUT_BITS {
|
|
MOUT_BITS_ISP_MDP0 = 0, /* bit 0: ISP_MDP0 multiple outupt reset */
|
|
MOUT_BITS_ISP_MDP1 = 1, /* bit 1: ISP_MDP1 multiple outupt reset */
|
|
MOUT_BITS_MDP_RDMA0 = 2,/* bit 2: MDP_RDMA0 multiple outupt reset */
|
|
MOUT_BITS_MDP_RDMA1 = 3,/* bit 3: MDP_RDMA1 multiple outupt reset */
|
|
};
|
|
|
|
int32_t cmdqMdpResetEng(uint64_t engineFlag)
|
|
{
|
|
#ifndef CMDQ_PWR_AWARE
|
|
return 0;
|
|
#else
|
|
int status = 0;
|
|
int64_t engineToResetAgain = 0LL;
|
|
uint32_t mout_bits_old = 0L;
|
|
uint32_t mout_bits = 0L;
|
|
|
|
long MMSYS_MOUT_RST_REG = MMSYS_CONFIG_BASE + (0xF00);
|
|
|
|
CMDQ_PROF_START(0, "MDP_Rst");
|
|
CMDQ_VERBOSE("Reset MDP(0x%llx) begin\n", engineFlag);
|
|
|
|
/* After resetting each component, */
|
|
/* we need also reset corresponding MOUT config. */
|
|
mout_bits_old = CMDQ_REG_GET32(MMSYS_MOUT_RST_REG);
|
|
mout_bits = 0;
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RDMA0)) {
|
|
mout_bits |= (1 << MOUT_BITS_MDP_RDMA0);
|
|
|
|
status = cmdq_mdp_loop_reset(CMDQ_ENG_MDP_RDMA0,
|
|
MDP_RDMA0_BASE + 0x8, MDP_RDMA0_BASE + 0x408,
|
|
0x7FF00, 0x100, false);
|
|
if (status != 0)
|
|
engineToResetAgain |= (1LL << CMDQ_ENG_MDP_RDMA0);
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RDMA1)) {
|
|
mout_bits |= (1 << MOUT_BITS_MDP_RDMA1);
|
|
|
|
status = cmdq_mdp_loop_reset(CMDQ_ENG_MDP_RDMA1,
|
|
MDP_RDMA1_BASE + 0x8, MDP_RDMA1_BASE + 0x408,
|
|
0x7FF00, 0x100, false);
|
|
if (status != 0)
|
|
engineToResetAgain |= (1LL << CMDQ_ENG_MDP_RDMA1);
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_TDSHP0)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_TDSHP0)) {
|
|
CMDQ_REG_SET32(MDP_TDSHP0_BASE + 0x100, 0x0);
|
|
CMDQ_REG_SET32(MDP_TDSHP0_BASE + 0x100, 0x2);
|
|
CMDQ_REG_SET32(MDP_TDSHP0_BASE + 0x100, 0x0);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_TDSHP1)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_TDSHP1)) {
|
|
CMDQ_REG_SET32(MDP_TDSHP1_BASE + 0x100, 0x0);
|
|
CMDQ_REG_SET32(MDP_TDSHP1_BASE + 0x100, 0x2);
|
|
CMDQ_REG_SET32(MDP_TDSHP1_BASE + 0x100, 0x0);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_WROT0)) {
|
|
status = cmdq_mdp_loop_reset(CMDQ_ENG_MDP_WROT0,
|
|
MDP_WROT0_BASE + 0x010, MDP_WROT0_BASE + 0x014,
|
|
0x1, 0x1, true);
|
|
if (status != 0)
|
|
engineToResetAgain |= (1LL << CMDQ_ENG_MDP_WROT0);
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_WROT1)) {
|
|
status = cmdq_mdp_loop_reset(CMDQ_ENG_MDP_WROT1,
|
|
MDP_WROT1_BASE + 0x010, MDP_WROT1_BASE + 0x014,
|
|
0x1, 0x1, true);
|
|
if (status != 0)
|
|
engineToResetAgain |= (1LL << CMDQ_ENG_MDP_WROT1);
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_CAMIN)) {
|
|
/* MDP_CAMIN can only reset by mmsys, */
|
|
/* so this is not a "error" */
|
|
cmdq_mdp_reset_with_mmsys((1LL << CMDQ_ENG_MDP_CAMIN));
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_CAMIN2)) {
|
|
/* MDP_CAMIN2 can only reset by mmsys, */
|
|
/* so this is not a "error" */
|
|
cmdq_mdp_reset_with_mmsys((1LL << CMDQ_ENG_MDP_CAMIN2));
|
|
}
|
|
|
|
// TODO:
|
|
// AAL HDR TCC FG
|
|
/*
|
|
* when MDP engines fail to reset,
|
|
* 1. print SMI debug log
|
|
* 2. try resetting from MMSYS to restore system state
|
|
* 3. report to QA by raising AEE warning
|
|
* this reset will reset all registers to power on state.
|
|
* but DpFramework always reconfigures register values,
|
|
* so there is no need to backup registers.
|
|
*/
|
|
if (engineToResetAgain != 0) {
|
|
/* check SMI state immediately */
|
|
/* if (1 == is_smi_larb_busy(0)) */
|
|
/* { */
|
|
/* smi_hanging_debug(5); */
|
|
/* } */
|
|
|
|
CMDQ_ERR(
|
|
"Reset failed MDP engines(0x%llx), reset again with MMSYS_SW0_RST_B\n",
|
|
engineToResetAgain);
|
|
|
|
cmdq_mdp_reset_with_mmsys(engineToResetAgain);
|
|
cmdqMdpDumpInfo(engineToResetAgain, 0);
|
|
|
|
/* finally, raise AEE warning to report normal reset fail. */
|
|
/* we hope that reset MMSYS. */
|
|
CMDQ_AEE("MDP", "Disable 0x%llx engine failed\n",
|
|
engineToResetAgain);
|
|
|
|
status = -EFAULT;
|
|
}
|
|
/* MOUT configuration reset */
|
|
CMDQ_REG_SET32(MMSYS_MOUT_RST_REG, (mout_bits_old & (~mout_bits)));
|
|
CMDQ_REG_SET32(MMSYS_MOUT_RST_REG, (mout_bits_old | mout_bits));
|
|
CMDQ_REG_SET32(MMSYS_MOUT_RST_REG, (mout_bits_old & (~mout_bits)));
|
|
|
|
CMDQ_MSG("Reset MDP(0x%llx) end\n", engineFlag);
|
|
CMDQ_PROF_END(0, "MDP_Rst");
|
|
|
|
return status;
|
|
|
|
#endif /* #ifdef CMDQ_PWR_AWARE */
|
|
|
|
}
|
|
|
|
int32_t cmdqMdpClockOff(uint64_t engineFlag)
|
|
{
|
|
#ifdef CMDQ_PWR_AWARE
|
|
|
|
CMDQ_MSG("Disable MDP(0x%llx) clock begin\n", engineFlag);
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_WROT0)) {
|
|
cmdq_mdp_loop_off(CMDQ_ENG_MDP_WROT0,
|
|
MDP_WROT0_BASE + 0X010, MDP_WROT0_BASE + 0X014,
|
|
0x1, 0x1, true);
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_WROT1)) {
|
|
cmdq_mdp_loop_off(CMDQ_ENG_MDP_WROT1,
|
|
MDP_WROT1_BASE + 0X010, MDP_WROT1_BASE + 0X014,
|
|
0x1, 0x1, true);
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_TDSHP0)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_TDSHP0)) {
|
|
CMDQ_REG_SET32(MDP_TDSHP0_BASE + 0x100, 0x0);
|
|
CMDQ_REG_SET32(MDP_TDSHP0_BASE + 0x100, 0x2);
|
|
CMDQ_REG_SET32(MDP_TDSHP0_BASE + 0x100, 0x0);
|
|
CMDQ_MSG("Disable MDP_TDSHP0 clock\n");
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_TDSHP0);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_TDSHP1)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_TDSHP1)) {
|
|
CMDQ_REG_SET32(MDP_TDSHP1_BASE + 0x100, 0x0);
|
|
CMDQ_REG_SET32(MDP_TDSHP1_BASE + 0x100, 0x2);
|
|
CMDQ_REG_SET32(MDP_TDSHP1_BASE + 0x100, 0x0);
|
|
CMDQ_MSG("Disable MDP_TDSHP1 clock\n");
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_TDSHP1);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RSZ0)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_RSZ0)) {
|
|
CMDQ_REG_SET32(MDP_RSZ0_BASE, 0x0);
|
|
CMDQ_REG_SET32(MDP_RSZ0_BASE, 0x10000);
|
|
CMDQ_REG_SET32(MDP_RSZ0_BASE, 0x0);
|
|
|
|
CMDQ_MSG("Disable MDP_RSZ0 clock\n");
|
|
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_RSZ0);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RSZ1)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_RSZ1)) {
|
|
CMDQ_REG_SET32(MDP_RSZ1_BASE, 0x0);
|
|
CMDQ_REG_SET32(MDP_RSZ1_BASE, 0x10000);
|
|
CMDQ_REG_SET32(MDP_RSZ1_BASE, 0x0);
|
|
|
|
CMDQ_MSG("Disable MDP_RSZ1 clock\n");
|
|
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_RSZ1);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RDMA0)) {
|
|
cmdq_mdp_loop_off(CMDQ_ENG_MDP_RDMA0, MDP_RDMA0_BASE + 0x008,
|
|
MDP_RDMA0_BASE + 0x408, 0x7FF00, 0x100, false);
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_RDMA1)) {
|
|
cmdq_mdp_loop_off(CMDQ_ENG_MDP_RDMA1, MDP_RDMA1_BASE + 0x008,
|
|
MDP_RDMA1_BASE + 0x408, 0x7FF00, 0x100, false);
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_CAMIN)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_CAMIN)) {
|
|
cmdq_mdp_reset_with_mmsys((1LL << CMDQ_ENG_MDP_CAMIN));
|
|
CMDQ_MSG("Disable MDP_CAMIN clock\n");
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_CAMIN);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_CAMIN2)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_CAMIN2)) {
|
|
cmdq_mdp_reset_with_mmsys((1LL << CMDQ_ENG_MDP_CAMIN2));
|
|
CMDQ_MSG("Disable MDP_CAMIN2 clock\n");
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_CAMIN2);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_COLOR0)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_COLOR0)) {
|
|
CMDQ_MSG("Disable MDP_COLOR0 clock\n");
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_COLOR0);
|
|
}
|
|
}
|
|
|
|
/* AAL */
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_AAL0)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_AAL0)) {
|
|
CMDQ_MSG("Disable MDP_AAL0 clock\n");
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_AAL0);
|
|
}
|
|
}
|
|
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_AAL1)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_AAL1)) {
|
|
CMDQ_MSG("Disable MDP_AAL1 clock\n");
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_AAL1);
|
|
}
|
|
}
|
|
|
|
/* HDR */
|
|
if (engineFlag & (1LL << CMDQ_ENG_MDP_HDR0)) {
|
|
if (cmdq_mdp_get_func()->mdpClockIsOn(CMDQ_ENG_MDP_HDR0)) {
|
|
CMDQ_MSG("Disable MDP_HDR0 clock\n");
|
|
cmdq_mdp_get_func()->enableMdpClock(false,
|
|
CMDQ_ENG_MDP_HDR0);
|
|
}
|
|
}
|
|
|
|
CMDQ_MSG("Disable MDP(0x%llx) clock end\n", engineFlag);
|
|
#endif /* #ifdef CMDQ_PWR_AWARE */
|
|
|
|
return 0;
|
|
}
|
|
|
|
|
|
void cmdqMdpInitialSetting(void)
|
|
{
|
|
#ifdef COFNIG_MTK_IOMMU
|
|
char *data = kzalloc(MDP_DISPATCH_KEY_STR_LEN, GFP_KERNEL);
|
|
|
|
/* Register ION Translation Fault function */
|
|
mtk_iommu_register_fault_callback(M4U_PORT_MDP_RDMA0,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
mtk_iommu_register_fault_callback(M4U_PORT_MDP_RDMA1,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
mtk_iommu_register_fault_callback(M4U_PORT_MDP_WDMA0,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
mtk_iommu_register_fault_callback(M4U_PORT_MDP_WROT0,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
mtk_iommu_register_fault_callback(M4U_PORT_MDP_WROT1,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
#elif defined(CONFIG_MTK_M4U)
|
|
char *data = kzalloc(MDP_DISPATCH_KEY_STR_LEN, GFP_KERNEL);
|
|
|
|
/* Register M4U Translation Fault function */
|
|
m4u_register_fault_callback(M4U_PORT_MDP_RDMA0,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
m4u_register_fault_callback(M4U_PORT_MDP_RDMA1,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
m4u_register_fault_callback(M4U_PORT_MDP_WROT0,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
m4u_register_fault_callback(M4U_PORT_MDP_WROT1,
|
|
cmdq_TranslationFault_callback, (void *)data);
|
|
#endif
|
|
}
|
|
|
|
uint32_t cmdq_mdp_rdma_get_reg_offset_src_addr(void)
|
|
{
|
|
return 0xF00;
|
|
}
|
|
|
|
uint32_t cmdq_mdp_wrot_get_reg_offset_dst_addr(void)
|
|
{
|
|
return 0xF00;
|
|
}
|
|
|
|
uint32_t cmdq_mdp_wdma_get_reg_offset_dst_addr(void)
|
|
{
|
|
return 0xF00;
|
|
}
|
|
|
|
const char *cmdq_mdp_parse_error_module(const struct cmdqRecStruct *task)
|
|
{
|
|
const char *module = NULL;
|
|
const u64 ISP_ONLY[2] = {
|
|
((1LL << CMDQ_ENG_ISP_IMGI) | (1LL << CMDQ_ENG_ISP_IMG2O))
|
|
};
|
|
|
|
/* common part for both normal and secure path */
|
|
/* for JPEG scenario, use HW flag is sufficient */
|
|
if ((ISP_ONLY[0] == task->engineFlag) ||
|
|
(ISP_ONLY[1] == task->engineFlag))
|
|
module = "DIP_ONLY";
|
|
|
|
/* for secure path, use HW flag is sufficient */
|
|
do {
|
|
if (module != NULL)
|
|
break;
|
|
|
|
if (!task->secData.is_secure) {
|
|
/* normal path,
|
|
* need parse current running instruciton
|
|
* for more detail
|
|
*/
|
|
break;
|
|
} else if (CMDQ_ENG_MDP_GROUP_FLAG(task->engineFlag)) {
|
|
module = "MDP";
|
|
break;
|
|
} else if (CMDQ_ENG_DPE_GROUP_FLAG(task->engineFlag)) {
|
|
module = "DPE";
|
|
break;
|
|
} else if (CMDQ_ENG_RSC_GROUP_FLAG(task->engineFlag)) {
|
|
module = "RSC";
|
|
break;
|
|
} else if (CMDQ_ENG_GEPF_GROUP_FLAG(task->engineFlag)) {
|
|
module = "GEPF";
|
|
break;
|
|
} else if (CMDQ_ENG_EAF_GROUP_FLAG(task->engineFlag)) {
|
|
module = "EAF";
|
|
break;
|
|
} else if (CMDQ_ENG_OWE_GROUP_FLAG(task->engineFlag)) {
|
|
module = "OWE";
|
|
break;
|
|
} else if (CMDQ_ENG_MFB_GROUP_FLAG(task->engineFlag)) {
|
|
module = "MFB";
|
|
break;
|
|
} else if (CMDQ_ENG_FDVT_GROUP_FLAG(task->engineFlag)) {
|
|
module = "FDVT";
|
|
break;
|
|
}
|
|
|
|
module = "CMDQ";
|
|
} while (0);
|
|
|
|
return module;
|
|
}
|
|
|
|
u64 cmdq_mdp_get_engine_group_bits(u32 engine_group)
|
|
{
|
|
return gCmdqEngineGroupBits[engine_group];
|
|
}
|
|
|
|
#if 0
|
|
void testcase_clkmgr_mdp(void)
|
|
{
|
|
#if defined(CMDQ_PWR_AWARE)
|
|
/* RDMA clk test with src buffer addr */
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_RDMA0, "CMDQ_TEST_MDP_RDMA0",
|
|
MDP_RDMA0_BASE + cmdq_mdp_rdma_get_reg_offset_src_addr(),
|
|
0xAACCBBDD,
|
|
MDP_RDMA0_BASE + cmdq_mdp_rdma_get_reg_offset_src_addr(),
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_RDMA1, "CMDQ_TEST_MDP_RDMA1",
|
|
MDP_RDMA1_BASE + cmdq_mdp_rdma_get_reg_offset_src_addr(),
|
|
0xAACCBBDD,
|
|
MDP_RDMA1_BASE + cmdq_mdp_rdma_get_reg_offset_src_addr(),
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_RDMA2, "CMDQ_TEST_MDP_RDMA2",
|
|
MDP_RDMA2_BASE + cmdq_mdp_rdma_get_reg_offset_src_addr(),
|
|
0xAACCBBDD,
|
|
MDP_RDMA2_BASE + cmdq_mdp_rdma_get_reg_offset_src_addr(),
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_RDMA3, "CMDQ_TEST_MDP_RDMA3",
|
|
MDP_RDMA3_BASE + cmdq_mdp_rdma_get_reg_offset_src_addr(),
|
|
0xAACCBBDD,
|
|
MDP_RDMA3_BASE + cmdq_mdp_rdma_get_reg_offset_src_addr(),
|
|
true);
|
|
|
|
/* WROT clk test with dst buffer addr */
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_WROT0, "CMDQ_TEST_MDP_WROT0",
|
|
MDP_WROT0_BASE + cmdq_mdp_wrot_get_reg_offset_dst_addr(),
|
|
0xAACCBBDD,
|
|
MDP_WROT0_BASE + cmdq_mdp_wrot_get_reg_offset_dst_addr(),
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_WROT1, "CMDQ_TEST_MDP_WROT1",
|
|
MDP_WROT1_BASE + cmdq_mdp_wrot_get_reg_offset_dst_addr(),
|
|
0xAACCBBDD,
|
|
MDP_WROT1_BASE + cmdq_mdp_wrot_get_reg_offset_dst_addr(),
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_WROT2, "CMDQ_TEST_MDP_WROT2",
|
|
MDP_WROT2_BASE + cmdq_mdp_wrot_get_reg_offset_dst_addr(),
|
|
0xAACCBBDD,
|
|
MDP_WROT2_BASE + cmdq_mdp_wrot_get_reg_offset_dst_addr(),
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_WROT3, "CMDQ_TEST_MDP_WROT3",
|
|
MDP_WROT3_BASE + cmdq_mdp_wrot_get_reg_offset_dst_addr(),
|
|
0xAACCBBDD,
|
|
MDP_WROT3_BASE + cmdq_mdp_wrot_get_reg_offset_dst_addr(),
|
|
true);
|
|
|
|
/* TDSHP clk test with input size */
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_TDSHP0, "CMDQ_TEST_MDP_TDSHP0",
|
|
MDP_TDSHP0_BASE + 0x40, 0xAACCBBDD, MDP_TDSHP0_BASE + 0x40,
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_TDSHP1, "CMDQ_TEST_MDP_TDSHP1",
|
|
MDP_TDSHP1_BASE + 0x40, 0xAACCBBDD, MDP_TDSHP1_BASE + 0x40,
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_TDSHP2, "CMDQ_TEST_MDP_TDSHP2",
|
|
MDP_TDSHP2_BASE + 0x40, 0xAACCBBDD, MDP_TDSHP2_BASE + 0x40,
|
|
true);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_TDSHP3, "CMDQ_TEST_MDP_TDSHP3",
|
|
MDP_TDSHP3_BASE + 0x40, 0xAACCBBDD, MDP_TDSHP3_BASE + 0x40,
|
|
true);
|
|
|
|
/* RSZ clk test with debug port */
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_RSZ0, "CMDQ_TEST_MDP_RSZ0",
|
|
MDP_RSZ0_BASE + 0x040, 0x00000001, MDP_RSZ0_BASE + 0x044,
|
|
false);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_RSZ1, "CMDQ_TEST_MDP_RSZ1",
|
|
MDP_RSZ1_BASE + 0x040, 0x00000001, MDP_RSZ1_BASE + 0x044,
|
|
false);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_RSZ2, "CMDQ_TEST_MDP_RSZ2",
|
|
MDP_RSZ2_BASE + 0x040, 0x00000001, MDP_RSZ2_BASE + 0x044,
|
|
false);
|
|
|
|
testcase_clkmgr_impl(CMDQ_ENG_MDP_RSZ3, "CMDQ_TEST_MDP_RSZ3",
|
|
MDP_RSZ3_BASE + 0x040, 0x00000001, MDP_RSZ3_BASE + 0x044,
|
|
false);
|
|
|
|
#endif
|
|
}
|
|
#endif
|
|
|
|
static void cmdq_mdp_enable_common_clock(bool enable)
|
|
{
|
|
#ifdef CMDQ_PWR_AWARE
|
|
#ifdef CONFIG_MTK_SMI_EXT
|
|
if (enable) {
|
|
/* Use SMI clock API */
|
|
smi_bus_prepare_enable(SMI_LARB2, "MDP");
|
|
cmdq_mdp_enable_clock_APB(enable);
|
|
cmdq_mdp_enable_clock_MDP_MUTEX0(enable);
|
|
} else {
|
|
/* disable, reverse the sequence */
|
|
cmdq_mdp_enable_clock_MDP_MUTEX0(enable);
|
|
cmdq_mdp_enable_clock_APB(enable);
|
|
smi_bus_disable_unprepare(SMI_LARB2, "MDP");
|
|
}
|
|
#endif
|
|
#endif /* CMDQ_PWR_AWARE */
|
|
}
|
|
|
|
|
|
static void cmdq_mdp_check_hw_status(struct cmdqRecStruct *handle)
|
|
{
|
|
}
|
|
|
|
#ifdef CMDQ_SECURE_PATH_SUPPORT
|
|
#define CMDQ_ENGINE_TRANS(eng_flags, eng_flags_sec, ENGINE) \
|
|
do { \
|
|
if ((1LL << CMDQ_ENG_##ENGINE) & (eng_flags)) \
|
|
(eng_flags_sec) |= (1LL << CMDQ_SEC_##ENGINE); \
|
|
} while (0)
|
|
|
|
u64 cmdq_mdp_get_secure_engine(u64 engine_flags)
|
|
{
|
|
u64 sec_eng_flag = 0;
|
|
|
|
/* MDP engines */
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, MDP_RDMA0);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, MDP_RDMA1);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, MDP_WDMA);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, MDP_WROT0);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, MDP_WROT1);
|
|
|
|
/* ISP */
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_IMGI);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_VIPI);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_LCEI);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_IMG2O);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_IMG3O);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_SMXIO);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_DMGI_DEPI);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_IMGCI);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, ISP_TIMGO);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, DPE);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, OWE);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, WPEI);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, WPEO);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, WPEI2);
|
|
CMDQ_ENGINE_TRANS(engine_flags, sec_eng_flag, WPEO2);
|
|
|
|
return sec_eng_flag;
|
|
}
|
|
#endif
|
|
|
|
static void mdp_readback_aal_by_engine(struct cmdqRecStruct *handle,
|
|
u16 engine, dma_addr_t pa, u32 param)
|
|
{
|
|
phys_addr_t base;
|
|
|
|
switch (engine) {
|
|
case CMDQ_ENG_MDP_AAL0:
|
|
base = mdp_module_pa.aal0;
|
|
break;
|
|
case CMDQ_ENG_MDP_AAL1:
|
|
base = mdp_module_pa.aal1;
|
|
break;
|
|
default:
|
|
CMDQ_ERR("%s not support\n", __func__);
|
|
return;
|
|
}
|
|
|
|
cmdq_mdp_get_func()->mdpReadbackAal(handle, engine, base, pa, param);
|
|
}
|
|
|
|
static void mdp_readback_hdr_by_engine(struct cmdqRecStruct *handle,
|
|
u16 engine, dma_addr_t pa, u32 param)
|
|
{
|
|
phys_addr_t base;
|
|
|
|
switch (engine) {
|
|
case CMDQ_ENG_MDP_HDR0:
|
|
base = mdp_module_pa.hdr0;
|
|
break;
|
|
default:
|
|
CMDQ_ERR("%s not support\n", __func__);
|
|
return;
|
|
}
|
|
|
|
cmdq_mdp_get_func()->mdpReadbackHdr(handle, engine, base, pa, param);
|
|
}
|
|
|
|
void cmdq_mdp_compose_readback(struct cmdqRecStruct *handle,
|
|
u16 engine, dma_addr_t addr, u32 param)
|
|
{
|
|
switch (engine) {
|
|
case CMDQ_ENG_MDP_AAL0:
|
|
case CMDQ_ENG_MDP_AAL1:
|
|
mdp_readback_aal_by_engine(handle, engine, addr, param);
|
|
break;
|
|
case CMDQ_ENG_MDP_HDR0:
|
|
mdp_readback_hdr_by_engine(handle, engine, addr, param);
|
|
break;
|
|
default:
|
|
CMDQ_ERR("%s engine not support:%hu\n", __func__, engine);
|
|
break;
|
|
}
|
|
}
|
|
|
|
void cmdq_mdp_platform_function_setting(void)
|
|
{
|
|
struct cmdqMDPFuncStruct *pFunc = cmdq_mdp_get_func();
|
|
|
|
#ifdef CONFIG_MTK_SMI_EXT
|
|
pFunc->translatePort = cmdq_mdp_translate_port;
|
|
pFunc->getRequest = cmdq_mdp_get_request;
|
|
pFunc->initPmqosMdp = cmdq_mdp_init_pmqos_mdp;
|
|
pFunc->initPmqosIsp = cmdq_mdp_init_pmqos_isp;
|
|
#endif /* CONFIG_MTK_SMI_EXT */
|
|
pFunc->dumpMMSYSConfig = cmdq_mdp_dump_mmsys_config;
|
|
|
|
pFunc->initModuleBaseVA = cmdq_mdp_init_module_base_VA;
|
|
pFunc->deinitModuleBaseVA = cmdq_mdp_deinit_module_base_VA;
|
|
|
|
pFunc->mdpClockIsOn = cmdq_mdp_clock_is_on;
|
|
pFunc->enableMdpClock = cmdq_mdp_enable_clock;
|
|
pFunc->initModuleCLK = cmdq_mdp_init_module_clk;
|
|
pFunc->mdpDumpRsz = cmdq_mdp_dump_rsz;
|
|
pFunc->mdpDumpTdshp = cmdq_mdp_dump_tdshp;
|
|
pFunc->mdpClockOn = cmdqMdpClockOn;
|
|
pFunc->mdpDumpInfo = cmdqMdpDumpInfo;
|
|
pFunc->mdpResetEng = cmdqMdpResetEng;
|
|
pFunc->mdpClockOff = cmdqMdpClockOff;
|
|
|
|
pFunc->mdpInitialSet = cmdqMdpInitialSetting;
|
|
|
|
pFunc->rdmaGetRegOffsetSrcAddr = cmdq_mdp_rdma_get_reg_offset_src_addr;
|
|
pFunc->wrotGetRegOffsetDstAddr = cmdq_mdp_wrot_get_reg_offset_dst_addr;
|
|
pFunc->wdmaGetRegOffsetDstAddr = cmdq_mdp_wdma_get_reg_offset_dst_addr;
|
|
pFunc->parseErrModByEngFlag = cmdq_mdp_parse_error_module;
|
|
pFunc->getEngineGroupBits = cmdq_mdp_get_engine_group_bits;
|
|
#if 0
|
|
pFunc->testcaseClkmgrMdp = testcase_clkmgr_mdp;
|
|
#endif
|
|
pFunc->mdpEnableCommonClock = cmdq_mdp_enable_common_clock;
|
|
pFunc->CheckHwStatus = cmdq_mdp_check_hw_status;
|
|
#ifdef CMDQ_SECURE_PATH_SUPPORT
|
|
pFunc->mdpGetSecEngine = cmdq_mdp_get_secure_engine;
|
|
#endif
|
|
pFunc->mdpComposeReadback = cmdq_mdp_compose_readback;
|
|
}
|